Memory Controller
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
11-102
Freescale Semiconductor
There are two types of external bus masters:
•
Any 60x-compatible device with a 64-bit data bus, such as an MPC603e, MPC604e, MPC750, or
an MPC2605 (L2 cache) in copy-back mode
•
PowerQUICC II
Both of these external bus master types can access a slave PowerQUICC II’s internal registers and
dual-port RAM. They can also use the slave’s memory controller to access memory devices on the 60x
bus. An external master has access to the slave’s local bus via the slave’s 60x-to-local bus bridge.
11.9.1
60x-Compatible External Masters (non-PowerQUICC II)
A non-PowerQUICC II external master can perform only 64-bit port accesses when using a slave
PowerQUICC II’s memory controller for memory devices assigned to the 60x bus. Also, ECC or
RMW-parity are not supported.
For 60x bus compatibility, the following connections should be observed:
•
PowerQUICC II’s TSIZ[1–3] should be connected to the external master’s TSIZ[0–2]
•
PowerQUICC II’s TSIZ[0] should be pulled down
•
PowerQUICC II’s PSDVAL should be pulled up
11.9.2
PowerQUICC II External Masters
An PowerQUICC II external master is a 60x-compatible master with additional functionality. As described
in the following, it has fewer the restrictions than other 60x-compatible masters:
•
Any port size is allowed
•
ECC and RMW-parity are supported
11.9.3
Extended Controls in 60x-Compatible Mode
In 60x-compatible mode, the memory controller provided extended controls for the glue logic. The
extended control consists of the following:
•
Memory address latch (ALE) to latch the 60x address for memory use
•
The address multiplex pin (GPL5/SDAMUX), which controls external multiplexing for DRAM
and SDRAM devices
•
LSB address pins (BADDR[27–31]) for incrementing memory addresses
•
PSDVAL as a termination to a partial transaction (such as port-size beat access).
11.9.4
Address Incrementing for External Bursting Masters
BADDR[27–31] should be used to generate addresses to memory devices for burst accesses. In
60x-compatible mode, when a master initiates an external bus transaction, it reflects the value of A[27–31]
on the first clock cycle of the memory access. These signals are latched by the memory controller and on
subsequent clock cycles, BADDR[27–31] increments as programmed in the UPM or after each data beat
Содержание MPC8250
Страница 90: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 lxxxviii Freescale Semiconductor...
Страница 94: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 I 4 Freescale Semiconductor...
Страница 118: ...Overview MPC8260 PowerQUICC II Family Reference Manual Rev 2 1 24 Freescale Semiconductor...
Страница 236: ...Reset MPC8260 PowerQUICC II Family Reference Manual Rev 2 5 14 Freescale Semiconductor...
Страница 274: ...60x Signals MPC8260 PowerQUICC II Family Reference Manual Rev 2 7 18 Freescale Semiconductor...
Страница 540: ...IEEE 1149 1 Test Access Port MPC8260 PowerQUICC II Family Reference Manual Rev 2 13 8 Freescale Semiconductor...
Страница 548: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 IV 8 Freescale Semiconductor...
Страница 704: ...Serial Communications Controllers SCCs MPC8260 PowerQUICC II Family Reference Manual Rev 2 20 26 Freescale Semiconductor...
Страница 770: ...SCC BISYNC Mode MPC8260 PowerQUICC II Family Reference Manual Rev 2 23 20 Freescale Semiconductor...
Страница 808: ...SCC Ethernet Mode MPC8260 PowerQUICC II Family Reference Manual Rev 2 25 24 Freescale Semiconductor...
Страница 848: ...Serial Management Controllers SMCs MPC8260 PowerQUICC II Family Reference Manual Rev 2 27 36 Freescale Semiconductor...
Страница 972: ...ATM Controller and AAL0 AAL1 and AAL5 MPC8260 PowerQUICC II Family Reference Manual Rev 2 30 52 Freescale Semiconductor...
Страница 1062: ...ATM AAL1 Circuit Emulation Service MPC8260 PowerQUICC II Family Reference Manual Rev 2 31 46 Freescale Semiconductor...
Страница 1072: ...ATM AAL2 MPC8260 PowerQUICC II Family Reference Manual Rev 2 32 10 Freescale Semiconductor...
Страница 1122: ...Inverse Multiplexing for ATM IMA MPC8260 PowerQUICC II Family Reference Manual Rev 2 33 20 Freescale Semiconductor...
Страница 1178: ...Inverse Multiplexing for ATM IMA MPC8260 PowerQUICC II Family Reference Manual Rev 2 33 76 Freescale Semiconductor...
Страница 1224: ...Fast Ethernet Controller MPC8260 PowerQUICC II Family Reference Manual Rev 2 35 28 Freescale Semiconductor...
Страница 1242: ...FCC HDLC Controller MPC8260 PowerQUICC II Family Reference Manual Rev 2 36 18 Freescale Semiconductor...
Страница 1302: ...Register Quick Reference Guide MPC8260 PowerQUICC II Family Reference Manual Rev 2 A 4 Freescale Semiconductor...
Страница 1318: ...Reference Manual Rev 1 Errata MPC8260 PowerQUICC II Family Reference Manual Rev 2 B 16 Freescale Semiconductor...
Страница 1356: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 Index 28 Freescale Semiconductor U U Index...