Inverse Multiplexing for ATM (IMA)
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor
33-65
Figure 33-33. Near-End versus Far-End
33.5.4.3.2
As Responder (RX)
The IMA GSM/LSM software will receive ICP cells in the ICP buffer conveying the state of the FE’s
group and links. Once it has determined that the required minimum number of links are available, it can
proceed to enable the “group delay synchronization (GDS)” mechanism in which the all links in the
corresponding group are analyzed to find the one with the shortest propagation delay. The amount of delay
tolerated is programmable and is programmed via the setting of the beginning and ending addresses (size)
of the delay compensation buffers (DCB). Note that the size of all DCBs must be the same and must be
initialized before the GDS mechanism is activated. Activate GDS:
•
Set IGRSTATE[GDSS] to 1 (one) to enable GDS. Once GDS is enabled, the user must not alter
GDSS.
Once group delay synchronization is achieved, a “GDS” exception is generated. At this point, ATM stream
reconstruction can take place. In order for ATM stream reconstruction to be performed by the
PowerQUICC II, the user must switch all links in the group to “active” mode (i.e., capable of receiving
data cells), as specified earlier in this section. The initialization of the ATM TX and RX data structures
required to generate and receive the ATM stream is out of the scope of this document, however, it is
documented in
Chapter 30, “ATM Controller and AAL0, AAL1, and AAL5.”
33.5.4.4
Link Addition Procedure
Adding a link to an existing group requires changes to both the group and link table entries. Aside from
the normal exchange of ICP cells by the state machines at the FE and NE, the following steps should be
followed. In general, a new link entry is appended to the existing list of link table entries and the required
parameters initialized. This has no impact until the corresponding link is enabled via the PHYEN fields in
the IMA root table.
33.5.4.4.1
Rx Steps
1. Reset all RX parameters in the new link table entry to zero.
Tx ICP Template
TX
TX
Tx ICP Template
ICP buffer
GSM/
LSM
GSM/
LSM
ICP buffer
RX
RX
Near-end
PowerQUICC II
Far-end
PowerQUICC II
Содержание MPC8250
Страница 90: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 lxxxviii Freescale Semiconductor...
Страница 94: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 I 4 Freescale Semiconductor...
Страница 118: ...Overview MPC8260 PowerQUICC II Family Reference Manual Rev 2 1 24 Freescale Semiconductor...
Страница 236: ...Reset MPC8260 PowerQUICC II Family Reference Manual Rev 2 5 14 Freescale Semiconductor...
Страница 274: ...60x Signals MPC8260 PowerQUICC II Family Reference Manual Rev 2 7 18 Freescale Semiconductor...
Страница 540: ...IEEE 1149 1 Test Access Port MPC8260 PowerQUICC II Family Reference Manual Rev 2 13 8 Freescale Semiconductor...
Страница 548: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 IV 8 Freescale Semiconductor...
Страница 704: ...Serial Communications Controllers SCCs MPC8260 PowerQUICC II Family Reference Manual Rev 2 20 26 Freescale Semiconductor...
Страница 770: ...SCC BISYNC Mode MPC8260 PowerQUICC II Family Reference Manual Rev 2 23 20 Freescale Semiconductor...
Страница 808: ...SCC Ethernet Mode MPC8260 PowerQUICC II Family Reference Manual Rev 2 25 24 Freescale Semiconductor...
Страница 848: ...Serial Management Controllers SMCs MPC8260 PowerQUICC II Family Reference Manual Rev 2 27 36 Freescale Semiconductor...
Страница 972: ...ATM Controller and AAL0 AAL1 and AAL5 MPC8260 PowerQUICC II Family Reference Manual Rev 2 30 52 Freescale Semiconductor...
Страница 1062: ...ATM AAL1 Circuit Emulation Service MPC8260 PowerQUICC II Family Reference Manual Rev 2 31 46 Freescale Semiconductor...
Страница 1072: ...ATM AAL2 MPC8260 PowerQUICC II Family Reference Manual Rev 2 32 10 Freescale Semiconductor...
Страница 1122: ...Inverse Multiplexing for ATM IMA MPC8260 PowerQUICC II Family Reference Manual Rev 2 33 20 Freescale Semiconductor...
Страница 1178: ...Inverse Multiplexing for ATM IMA MPC8260 PowerQUICC II Family Reference Manual Rev 2 33 76 Freescale Semiconductor...
Страница 1224: ...Fast Ethernet Controller MPC8260 PowerQUICC II Family Reference Manual Rev 2 35 28 Freescale Semiconductor...
Страница 1242: ...FCC HDLC Controller MPC8260 PowerQUICC II Family Reference Manual Rev 2 36 18 Freescale Semiconductor...
Страница 1302: ...Register Quick Reference Guide MPC8260 PowerQUICC II Family Reference Manual Rev 2 A 4 Freescale Semiconductor...
Страница 1318: ...Reference Manual Rev 1 Errata MPC8260 PowerQUICC II Family Reference Manual Rev 2 B 16 Freescale Semiconductor...
Страница 1356: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 Index 28 Freescale Semiconductor U U Index...