![Freescale Semiconductor MPC8250 Скачать руководство пользователя страница 230](http://html1.mh-extra.com/html/freescale-semiconductor/mpc8250/mpc8250_family-reference-manual_2330549230.webp)
Reset
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
5-8
Freescale Semiconductor
5.4.1
Hard Reset Configuration Word
The contents of the hard reset configuration word are shown in
Figure 5-4
.
Table 5-7
describes hard reset configuration word fields.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
Field EARB EXMC CDIS EBM
BPS
CIP
ISPS
L2CPC
DPPC
—
ISB
Reset
0000_0000_0000_0000
16
17
18
19
20
21
22
23
24
25
26
27
28
31
Field
BMS
BBD
MMR
LBPC
APPC
CS10PC
ALD_EN
1
—
MODCK_H
Reset
0000_0000_0000_0000
1
MPC8250, MPC8265, and MPC8266 only. Reserved on all other devices.
Figure 5-4. Hard Reset Configuration Word
Table 5-7. Hard Reset Configuration Word Field Descriptions
Bits
Name
Description
0
EARB
1
External arbitration. Defines the initial value for ACR[EARB]. If EARB = 1, external arbitration is
assumed. See
Section 4.3.2.2, “60x Bus Arbiter Configuration Register (PPC_ACR).”
1
EXMC
External MEMC. Defines the initial value of BR0[EMEMC]. If EXMC = 1, an external memory
controller is assumed. See
Section 11.3.1, “Base Registers (BRx).”
2
CDIS
1
Core disable. Defines the initial value for the SIUMCR[CDIS].
0 The core is active. See
Section 4.3.2.6, “SIU Module Configuration Register (SIUMCR).”
1 The core is disabled. In this mode the PowerQUICC II functions as a slave.
3
EBM
1
External bus mode. Defines the initial value of BCR[EBM]. See
Section 4.3.2.1, “Bus
Configuration Register (BCR).”
4–5
BPS
Boot port size. Defines the initial value of BR0[PS], the port size for memory controller bank 0.
00 64-bit port size
01 8-bit port size
10 16-bit port size
11 32-bit port size
See
Section 11.3.1, “Base Registers (BRx).”
6
CIP
1
Core initial prefix. Defines the initial value of MSR[IP]. Exception prefix. The setting of this bit
specifies whether an exception vector offset is prepended with Fs or 0s. In the following
description,
nnnnn is the offset of the exception vector.
0 MSR[IP] = 1 (default). Exceptions are vectored to the physical address 0xFFF
n_nnnn
1 MSR[IP] = 0 Exceptions are vectored to the physical address 0x000
n_nnnn.
7
ISPS
1
Internal space port size. Defines the initial value of BCR[ISPS]. Setting ISPS configures the
PowerQUICC II to respond to accesses from a 32-bit external master to its internal space. See
Section 4.3.2.1, “Bus Configuration Register (BCR).”
8–9
L2CPC
1
L2 cache pins configuration. Defines the initial value of SIUMCR[L2CPC]. See
Section 4.3.2.6,
“SIU Module Configuration Register (SIUMCR).”
10–11
DPPC
1
Data parity pin configuration. Defines the initial value of SIUMCR[DPPC]. For more details refer
to
Section 4.3.2.6, “SIU Module Configuration Register (SIUMCR).”
12
—
Reserved, should be cleared.
Содержание MPC8250
Страница 90: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 lxxxviii Freescale Semiconductor...
Страница 94: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 I 4 Freescale Semiconductor...
Страница 118: ...Overview MPC8260 PowerQUICC II Family Reference Manual Rev 2 1 24 Freescale Semiconductor...
Страница 236: ...Reset MPC8260 PowerQUICC II Family Reference Manual Rev 2 5 14 Freescale Semiconductor...
Страница 274: ...60x Signals MPC8260 PowerQUICC II Family Reference Manual Rev 2 7 18 Freescale Semiconductor...
Страница 540: ...IEEE 1149 1 Test Access Port MPC8260 PowerQUICC II Family Reference Manual Rev 2 13 8 Freescale Semiconductor...
Страница 548: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 IV 8 Freescale Semiconductor...
Страница 704: ...Serial Communications Controllers SCCs MPC8260 PowerQUICC II Family Reference Manual Rev 2 20 26 Freescale Semiconductor...
Страница 770: ...SCC BISYNC Mode MPC8260 PowerQUICC II Family Reference Manual Rev 2 23 20 Freescale Semiconductor...
Страница 808: ...SCC Ethernet Mode MPC8260 PowerQUICC II Family Reference Manual Rev 2 25 24 Freescale Semiconductor...
Страница 848: ...Serial Management Controllers SMCs MPC8260 PowerQUICC II Family Reference Manual Rev 2 27 36 Freescale Semiconductor...
Страница 972: ...ATM Controller and AAL0 AAL1 and AAL5 MPC8260 PowerQUICC II Family Reference Manual Rev 2 30 52 Freescale Semiconductor...
Страница 1062: ...ATM AAL1 Circuit Emulation Service MPC8260 PowerQUICC II Family Reference Manual Rev 2 31 46 Freescale Semiconductor...
Страница 1072: ...ATM AAL2 MPC8260 PowerQUICC II Family Reference Manual Rev 2 32 10 Freescale Semiconductor...
Страница 1122: ...Inverse Multiplexing for ATM IMA MPC8260 PowerQUICC II Family Reference Manual Rev 2 33 20 Freescale Semiconductor...
Страница 1178: ...Inverse Multiplexing for ATM IMA MPC8260 PowerQUICC II Family Reference Manual Rev 2 33 76 Freescale Semiconductor...
Страница 1224: ...Fast Ethernet Controller MPC8260 PowerQUICC II Family Reference Manual Rev 2 35 28 Freescale Semiconductor...
Страница 1242: ...FCC HDLC Controller MPC8260 PowerQUICC II Family Reference Manual Rev 2 36 18 Freescale Semiconductor...
Страница 1302: ...Register Quick Reference Guide MPC8260 PowerQUICC II Family Reference Manual Rev 2 A 4 Freescale Semiconductor...
Страница 1318: ...Reference Manual Rev 1 Errata MPC8260 PowerQUICC II Family Reference Manual Rev 2 B 16 Freescale Semiconductor...
Страница 1356: ...MPC8260 PowerQUICC II Family Reference Manual Rev 2 Index 28 Freescale Semiconductor U U Index...