
Revision History
Freescale Semiconductor
B-13
Table 2-6/Page 2-10
Correct description of the BE/BWEn signals: Remove “SRAM and” from second sentence of first
paragraph, Remove SDRAM paragraph and add reference to Table 2-7.
Table 2-7/Page 2-11
Add the following to the SD_DQM[3:0] entry description:
“These pins are multiplexed with the BE/BWEn pins.
The SD_DQMn should be connected to individual SDRAM DQM signals. Note that most
SDRAMs associate DQM3 with the MSB, in which case SD_DQM3 should be connected to the
SDRAM's DQM3 input.”
Section 3.2.5/Page 3-7
Change bit 7 of the CCR register from a reserved bit to a read/write bit labeled P. In corresponding
bit description table, add a row for the P bit with the below description:
Branch prediction bit. Alters the static prediction algorithm used by the branch acceleration logic
in the IFP on forward conditional branches.
0 Predicted as not taken.
1 Predicted as taken.
Figure 3-9/Page 3-10
Change bit 7 from a reserved bit to a read/write bit labeled P.
Figure 5.2/Page 5-2
Change TAG definition label from “TAG—21-bit address tag” to “TAG—20-bit address tag”.
Table 9-10/Page 9-10
Correct boot port size (D[4:3]) settings. They should match Table 9-3.
Table 11-1/Page 11-2
Change reset values of MPR0 to 0x7777_7777.
Change reset value of PACRA to 0x5444_4444.
Change reset values of the other PACRs to 0x4444_4444.
Change CFDTR register address from 0xFC04_0078 to 0xFC04_007C.
Figure 11-1/Page 11-3
Change reset value of MPR0 from 0x7000_0007 to 0x7777_7777.
Section 11.2.3/Page 11-4
Change reset values of PACRA to 0x5444_4444 and of the rest of the PACRs to 0x4444_4444.
Section 11.2.4/Page 11-7
Change next to last sentence in second paragraph from “...an interrupt to the interrupt controller
is generated if the CFLOC[ECFEI] bit is set.” to ““...an interrupt to the interrupt controller is
generated if the CFIER[ECFEI] bit is set.”
Section 11.2.8/Page 11-10 Change last sentence in first paragraph from “There is a enable bit...” to “There is an enable bit...”
Figure 11-22/Page 11-14
Change CFDTR register address from 0xFC04_0078 to 0xFC04_007C.
Table B-3. MCF5329RM Rev 0.1 to Rev. 1 Changes (continued)
Location
Description
D[4:3]
Boot Device
00
External with 32-bit port
3
(default)
01
External with 16-bit port
10
External with 8-bit port
11
External with 32-bit port
MCF5329 Reference Manual, Rev 3
Содержание MCF5329
Страница 106: ...ColdFire Core 3 32 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 126: ...Enhanced Multiply Accumulate Unit EMAC 4 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 148: ...Cache 5 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 154: ...Static RAM SRAM 6 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 184: ...Power Management 8 18 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 204: ...Reset Controller Module 10 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 220: ...System Control Module SCM 11 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 228: ...Crossbar Switch XBS 12 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 268: ...General Purpose I O Module 13 40 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 392: ...SDRAM Controller SDRAMC 18 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 436: ...Fast Ethernet Controller FEC 19 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 564: ...Liquid Crystal Display Controller LCDC 22 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 594: ...FlexCAN 23 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 678: ...Pulse Width Modulation PWM Module 26 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 684: ...Watchdog Timer Module 27 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 692: ...Programmable Interrupt Timers PIT0 PIT3 28 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 704: ...DMA Timers DTIM0 DTIM3 29 12 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 720: ...Queued Serial Peripheral Interface QSPI 30 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 754: ...UART Modules 31 34 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 770: ...I2 C Interface 32 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 790: ...Message Digest Hardware Accelerator MDHA 33 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 866: ...Debug Module 36 50 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 902: ...Register Memory Map Quick Reference A 26 Freescale Semiconductor MCF5329 Reference Manual Rev 3...