
Enhanced Direct Memory Access (eDMA)
Freescale Semiconductor
16-9
As a given channel completes the processing of its major iteration count, a flag in the transfer control
descriptor that affect the ending state of the EDMA_ERQ bit for that channel. If the TCD
n
_CSR[D_REQ]
bit is set, the corresponding EDMA_ERQ bit is cleared, disabling the DMA request. If the D_REQ bit
clears, the state of the EDMA_ERQ bit is unaffected.
16.6.4
eDMA Enable Error Interrupt Registers (EDMA_EEI)
The EDMA_EEI register provides a bit map for the16 channels to enable the error interrupt signal for each
channel. The state of any given channel’s error interrupt enable is directly affected by writes to this
register; it is also affected by writes to the EDMA_SEEI and EDMA_CEEI. The EDMA_{S,C}EEIR are
provided so the error interrupt enable for a single channel can easily be modified without the need to
perform a read-modify-write sequence to the EDMA_EEI register.
The DMA error indicator and the error interrupt enable flag must be asserted before an error interrupt
request for a given channel is asserted to the interrupt controller.
16.6.5
eDMA Set Enable Request Register (EDMA_SERQ)
The EDMA_SERQ provides a simple memory-mapped mechanism to set a given bit in the EDMA_ERQ
to enable the DMA request for a given channel. The data value on a register write causes the corresponding
11
DTER2[CAP] or DTER2[REF] /
SSISR[TFE0]
Timer 2 / SSI0 Transmit
12
DTER3[CAP] or DTER3[REF] /
SSISR[TFE1]
Timer 3 / SSI1 Transmit
13
MDHA FIFO & MDCR[DMAL]
MDHA Input FIFO
14
SKHA Output FIFO & SKCR[ODMAL]
SKHA Output FIFO
15
SKHA Input FIFO & SKCR[IDMAL]
SKHA Input FIFO
1
For information on how to select between SSI and Timer sources, refer to the CCM chapter
.”
Address: 0xFC04_4016 (EDNA_EEI)
Access: User read/write
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
EEI15 EEI14 EEI13 EEI12 EEI11 EEI10 EEI9
EEI8
EEI7
EEI6
EEI5
EEI4
EEI3
EEI2
EEI1
EEI0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 16-6. eDMA Enable Error Interrupt Register (EDMA_EEI)
Table 16-7. EDMA_EEI Field Descriptions
Field
Description
15–0
EEIn
Enable error interrupt n.
0 The error signal for channel n does not generate an error interrupt.
1 The assertion of the error signal for channel n generates an error interrupt request.
Table 16-6. DMA Request Summary for eDMA (continued)
Channel
Source
Description
MCF5329 Reference Manual, Rev 3
Содержание MCF5329
Страница 106: ...ColdFire Core 3 32 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 126: ...Enhanced Multiply Accumulate Unit EMAC 4 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 148: ...Cache 5 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 154: ...Static RAM SRAM 6 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 184: ...Power Management 8 18 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 204: ...Reset Controller Module 10 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 220: ...System Control Module SCM 11 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 228: ...Crossbar Switch XBS 12 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 268: ...General Purpose I O Module 13 40 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 392: ...SDRAM Controller SDRAMC 18 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 436: ...Fast Ethernet Controller FEC 19 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 564: ...Liquid Crystal Display Controller LCDC 22 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 594: ...FlexCAN 23 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 678: ...Pulse Width Modulation PWM Module 26 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 684: ...Watchdog Timer Module 27 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 692: ...Programmable Interrupt Timers PIT0 PIT3 28 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 704: ...DMA Timers DTIM0 DTIM3 29 12 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 720: ...Queued Serial Peripheral Interface QSPI 30 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 754: ...UART Modules 31 34 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 770: ...I2 C Interface 32 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 790: ...Message Digest Hardware Accelerator MDHA 33 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 866: ...Debug Module 36 50 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 902: ...Register Memory Map Quick Reference A 26 Freescale Semiconductor MCF5329 Reference Manual Rev 3...