
Synchronous Serial Interface (SSI)
24-24
Freescale Semiconductor
24.3.12 SSI Clock Control Register (SSI_CCR)
The SSI clock control register controls the SSI clock generator, bit and frame sync rates, word length, and
number of words per frame for the serial data. The SSI_CCR register controls the receive and transmit
sections. Power-on reset clears all SSI_CCR bits, while an SSI reset does not affect these bits.
3
RSCKP
Receive clock polarity. Controls which bit clock edge latches in data for the receive section.
0 Data latched on falling edge of bit clock
1 Data latched on rising edge of bit clock
2
RFSI
Receive frame sync invert. Controls the active state of the frame sync signal for the receive section of SSI.
0 Receive frame sync is active high
1 Receive frame sync is active low
1
RFSL
Receive frame sync length. Controls the length of the frame sync signal generated or recognized for the receive
section. The length of a word-long frame sync is the same as the length of the data word selected by SSI_CCR[WL].
0 Receive frame sync is one word long.
1 Receive frame sync is one bit-clock-period long.
0
REFS
Receive early frame sync. Controls when the frame sync is initiated for the receive section. The frame sync is
disabled after one bit for bit length frame sync and after one word for word length frame sync.
0 Receive frame sync initiated as the first bit of data is received.
1 Receive frame sync is initiated one bit before the data is received.
Address: 0xFC0B_C024 (SSI_CCR)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19
18
17
16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0 0 0 0 0 0 0 0 0 0 0 0 0
DIV2 PSR
WL
DC
PM
W
Reset 0 0 0 0 0 0 0 0 0 0 0 0 0
1
0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
Figure 24-19. SSI Clock Control Register (SSI_CCR)
Table 24-12. SSI_CCR Field Descriptions
Field
Description
31–19
Reserved, must be cleared.
18
DIV2
Divide-by-2. Controls the divide-by-two divider in series with the rest of the prescalers.
0 Divider bypassed
1 Divider enabled to divide clock by 2
17
PSR
Prescaler range. Controls a fixed divide-by-eight prescaler in series with the variable prescaler. It extends the range
of the prescaler for those cases where a slower bit clock is required.
0 Prescaler bypassed
1 Prescaler enabled to divide the clock by 8
Table 24-11. SSI_RCR Field Descriptions (continued)
Field
Description
MCF5329 Reference Manual, Rev 3
Содержание MCF5329
Страница 106: ...ColdFire Core 3 32 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 126: ...Enhanced Multiply Accumulate Unit EMAC 4 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 148: ...Cache 5 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 154: ...Static RAM SRAM 6 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 184: ...Power Management 8 18 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 204: ...Reset Controller Module 10 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 220: ...System Control Module SCM 11 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 228: ...Crossbar Switch XBS 12 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 268: ...General Purpose I O Module 13 40 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 392: ...SDRAM Controller SDRAMC 18 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 436: ...Fast Ethernet Controller FEC 19 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 564: ...Liquid Crystal Display Controller LCDC 22 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 594: ...FlexCAN 23 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 678: ...Pulse Width Modulation PWM Module 26 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 684: ...Watchdog Timer Module 27 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 692: ...Programmable Interrupt Timers PIT0 PIT3 28 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 704: ...DMA Timers DTIM0 DTIM3 29 12 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 720: ...Queued Serial Peripheral Interface QSPI 30 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 754: ...UART Modules 31 34 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 770: ...I2 C Interface 32 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 790: ...Message Digest Hardware Accelerator MDHA 33 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 866: ...Debug Module 36 50 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 902: ...Register Memory Map Quick Reference A 26 Freescale Semiconductor MCF5329 Reference Manual Rev 3...