
Revision History
B-12
Freescale Semiconductor
B.3
Changes Between Rev. 0.1 and Rev. 1
UART
Receiver timing diagram: replaced UnTXD with UnRXD and TXRTS with RXRTS
Remote loopback figure: changed UnTXD label to output
Multidrop mode timing diagram, master station: changed UMR1n[PT]=2 to UMR1n[PT]=1, peripheral station:
deleted extraneous second instance of UMR1n[PM]=11
UCSRn register diagram: added note to UCSR[TCS,RCS] reset value
UART
Removed unnecessary introduction text to external signal description section.
Table 31-6 / Page 31-9: Changed “DTIN” to “DTnIN” (to maintain consistent signal names throughout chapter).
Section 31.4.5.2 / Page 31-26: Changed "...complete normally without exception processing..." to "...complete
normally without an error termination...".
I
2
C
Rearranged and renamed sections to be consistent with rest of the reference manual.
Debug Chapter CPU halt section: Combined second and third sentences in bullet #2 from: “This type of halt is always first made
pending in the processor. Next, the processor samples for pending halt and interrupt conditions once per
instruction.” to: “This type of halt is always first marked as pending in the pocessor, which samples for pending
halt and interrupt conditions once per instruction.”
Changed reset value for PBR1–3 in debug memory map table from 0x0000_0000 to See Section.
Changed reset value for PBR1–3 in PBR register diagram: last 3 bits of register are 000.
Clarified last sentence of first paragraph in memory map section regarding quiscent DSCLK during WDEBUG.
JTAG
Added MCF53281 IDCODE values.
Figure 37-3/Page 37-4: Updated the IDCODE register figure to indicate that the reset values for PRN and PIN
are device-dependent.
Appendix B
Added revision history appendix. This chapter replaces the separate MCF5329RMAD document.
Table B-3. MCF5329RM Rev 0.1 to Rev. 1 Changes
Location
Description
Table 2-1/Page 2-2
Add “Voltage Domain” column indicated the domain for each signal. The USB signals are
USB_VDD, FlexBus and SDRAM signals are SD_VDD, while all the rest are EVDD.
Table 2-1/Page 2-2
Add the following footnote to the SD_BA[1:0], SD_A[13:11], SD_A[9:0], and SD_DQM[3:0]
signals:
The SDRAM functions of these signals are not programmable by the user. They are dynamically
switched by the processor when accessing SDRAM memory space and are included here for
completeness.
Table 2-1/Page 2-4
Remove FEC signals as alternate 1 function of the LCD pins. The FEC signals are available as
primary functions on other pins.
Figure 2-1/Page 2-2
Remove FEC signals as alternate 1 function of the LCD pins. The FEC signals are available as
primary functions on other pins.
Table 2-1/Page 2-6
Remove FEC signals as alternate 1 function of the LCD pins. The FEC signals are available as
primary functions on other pins.
Table 2-1/Page 2-7
Change USBHOST_VSS entry to USB_VSS and USBOTG_VDD entry to USB_VDD.
Table B-2. MCF5329RM Rev 1 to Rev. 2 Changes (continued)
Chapter
Description
MCF5329 Reference Manual, Rev 3
Содержание MCF5329
Страница 106: ...ColdFire Core 3 32 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 126: ...Enhanced Multiply Accumulate Unit EMAC 4 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 148: ...Cache 5 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 154: ...Static RAM SRAM 6 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 184: ...Power Management 8 18 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 204: ...Reset Controller Module 10 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 220: ...System Control Module SCM 11 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 228: ...Crossbar Switch XBS 12 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 268: ...General Purpose I O Module 13 40 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 392: ...SDRAM Controller SDRAMC 18 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 436: ...Fast Ethernet Controller FEC 19 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 564: ...Liquid Crystal Display Controller LCDC 22 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 594: ...FlexCAN 23 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 678: ...Pulse Width Modulation PWM Module 26 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 684: ...Watchdog Timer Module 27 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 692: ...Programmable Interrupt Timers PIT0 PIT3 28 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 704: ...DMA Timers DTIM0 DTIM3 29 12 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 720: ...Queued Serial Peripheral Interface QSPI 30 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 754: ...UART Modules 31 34 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 770: ...I2 C Interface 32 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 790: ...Message Digest Hardware Accelerator MDHA 33 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 866: ...Debug Module 36 50 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 902: ...Register Memory Map Quick Reference A 26 Freescale Semiconductor MCF5329 Reference Manual Rev 3...