
Revision History
Freescale Semiconductor
B-3
SDRAM
Controller
Added step 3 to initialization/application section: “Configure the slew rate for the SDRAM external pins in the
GPIO module.”
Added note in memory map section pointing to the slew rate control register in the GPIO module.
Added Read Clock Recovery (RCR) Block section.
Updated SD_DQS signal descriptions.
Added note to SDCFG1[RD_LAT] field: “Note: The recommended values are just a starting point and may need
to be adjusted depending on the trace length for the data and DQS lines.”
FEC
Removed mention of MII_STATUS register in MII Management Frame Register register description section.
Max buffer size is 2047, not 2032. Changed throughout.
Reworded EMRBR[R_BUF_SIZE] description.
In Transmit Buffer Descriptor Field Definitions table, removed the last sentence from the data length field: “Bits
[15:5] are used by the DMA engine; bits[4:0] are ignored.” to avoid confusion.
USB Host
Corrected FRINDEX reset value from Undefined to 0x0000_0000.
Corrected address offsets for the following registers:
CAPLENGTH from 0x0100 to 0x0103
HCIVERION from 0x0102 to 0x0100
USB OTG
Changed USB_INTR[NAKE,ULPIE] from read-only to read/write in register figure.
Changed ID reset value from 0x0041_FA05 to 0x0042_FA05
Corrected address offsets for the following registers:
CAPLENGTH from 0x0100 to 0x0103
HCIVERION from 0x0102 to 0x0100
DCIVERSION from 0x0120 to 0x0122
Corrected cross-reference in USBCMD[ATDTW] field description.
Moved USBCMD[ATDTW] from bit location 12 to bit 14. Bit 12 is reserved.
Changed reset value of FRINDEX from undefined to 0x0000_0000
Changed OTGSC[1MSS] reset value from 0 to 1.
Added “This bit is self clearing,” to EPCRn[TXR] and EPCRn[RXR] bit descriptions.
Swapped bit encodings in EPCRn[RXI] bit description.
Changed Total Bytes field to span bits 30 – 16 instead of 29 – 16 in Endpoint Transfer Descriptor (dTD) figure.
Added note to dTD Token[Total Bytes] field.
Figure USB 2.0 Device States: moved “when the host resets...” arrow from Attach state to Default FS/HS state.
Added note in Interrupt/Bulk Endpoint Operation section, in third bullet under “RX-dTD is complete when:”
Added second note to Software Link Pointers section.
Added the following dTD Token[Total Bytes] field description: “For OUT transfers the total bytes must be evenly
divisible by the maximum packet length.”
Table B-1. MCF5329RM Rev 2 to Rev. 3 Changes (continued)
Chapter
Description
MCF5329 Reference Manual, Rev 3
Содержание MCF5329
Страница 106: ...ColdFire Core 3 32 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 126: ...Enhanced Multiply Accumulate Unit EMAC 4 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 148: ...Cache 5 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 154: ...Static RAM SRAM 6 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 184: ...Power Management 8 18 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 204: ...Reset Controller Module 10 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 220: ...System Control Module SCM 11 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 228: ...Crossbar Switch XBS 12 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 268: ...General Purpose I O Module 13 40 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 392: ...SDRAM Controller SDRAMC 18 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 436: ...Fast Ethernet Controller FEC 19 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 564: ...Liquid Crystal Display Controller LCDC 22 44 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 594: ...FlexCAN 23 30 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 678: ...Pulse Width Modulation PWM Module 26 22 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 684: ...Watchdog Timer Module 27 6 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 692: ...Programmable Interrupt Timers PIT0 PIT3 28 8 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 704: ...DMA Timers DTIM0 DTIM3 29 12 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 720: ...Queued Serial Peripheral Interface QSPI 30 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 754: ...UART Modules 31 34 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 770: ...I2 C Interface 32 16 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 790: ...Message Digest Hardware Accelerator MDHA 33 20 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 866: ...Debug Module 36 50 Freescale Semiconductor MCF5329 Reference Manual Rev 3...
Страница 902: ...Register Memory Map Quick Reference A 26 Freescale Semiconductor MCF5329 Reference Manual Rev 3...