Table 4-4. High-page register allocation (continued)
Address
Register name
Bit 7
6
5
4
3
2
1
Bit 0
0x30DB
FTM2_SYNC
SWSYN
C
TRIG2
TRIG1
TRIG0
SYNCH
OM
REINIT
CNTMA
X
CNTMIN
0x30DC
FTM2_OUTINIT
CH7OI
CH6OI
CH5OI
CH4OI
CH3OI
CH2OI
CH1OI
CH0OI
0x30DD
FTM2_OUTMASK
CH7OM CH6OM CH5OM CH4OM CH3OM CH2OM CH1OM CH0OM
0x30DE
FTM2_COMBINE0
—
FAULTE
N
SYNCE
N
DTEN
DECAP
DECAP
EN
COMP
COMBI
NE
0x30DF
FTM2_COMBINE1
—
FAULTE
N
SYNCE
N
DTEN
DECAP
DECAP
EN
COMP
COMBI
NE
0x30E0
FTM2_COMBINE2
—
FAULTE
N
SYNCE
N
DTEN
DECAP
DECAP
EN
COMP
COMBI
NE
0x30E1
FTM2_COMBINE3
—
FAULTE
N
SYNCE
N
DTEN
DECAP
DECAP
EN
COMP
COMBI
NE
0x30E2
FTM2_DEATIME
DTPS
DTVAL
0x30E3
FTM2_EXTTRIG
TRIGF
INITTRI
GEN
CH1TRI
G
CH0TRI
G
CH5TRI
G
CH4TRI
G
CH3TRI
G
CH2TRI
G
0x30E4
FTM2_POL
POL7
POL6
POL5
POL4
POL3
POL2
POL1
POL0
0x30E5
FTM2_FMS
FAULTF WPEN
FAULTI
N
—
—
FAULTF
2
FAULTF
1
FAULTF
0
0x30E6
FTM2_FILTER0
CHoddFVAL
CHevenFVAL
0x30E7
FTM2_FILTER1
CHoddFVAL
CHevenFVAL
0x30E8
FTM2_FLTFILTER
—
—
—
—
FFVAL
0x30E9
FTM2_FLTCTRL
FFLTR3
EN
FFLTR2
EN
FFLTR1
EN
FFLTR0
EN
FAULT3
EN
FAULT2
EN
FAULT1
EN
FAULT0
EN
0x30EA-0x30EB
Reserved
—
—
—
—
—
—
—
—
0x30EC
PORT_IOFLT0
FLTD
FLTC
FLTB
FLTA
0x30ED
PORT_IOFLT1
FLTH
FLTG
FLTF
FLTE
0x30EE
PORT_IOFLT2
—
—
FLTKBI1
FLTKBI0
FLTRST
0x30EF
PORT_FCLKDIV
FLTDIV3
FLTDIV2
FLTDIV1
0x30F0
PORT_PTAPE
PTAPE7 PTAPE6 PTAPE5
—
PTAPE3 PTAPE2 PTAPE1 PTAPE0
0x30F1
PORT_PTBPE
PTBPE7 PTBPE6 PTBPE5 PTBPE4 PTBPE3 PTBPE2 PTBPE1 PTBPE0
0x30F2
PORT_PTCPE
PTCPE7 PTCPE6 PTCPE5 PTCPE4 PTCPE3 PTCPE2 PTCPE1 PTCPE0
0x30F3
PORT_PTDPE
PTDPE7 PTDPE6 PTDPE5 PTDPE4 PTDPE3 PTDPE2 PTDPE1 PTDPE0
0x30F4
PORT_PTEPE
PTEPE7 PTEPE6 PTEPE5 PTEPE4 PTEPE3 PTEPE2 PTEPE1 PTEPE0
0x30F5
PORT_PTFPE
PTFPE7 PTFPE6 PTFPE5 PTFPE4 PTFPE3 PTFPE2 PTFPE1 PTFPE0
0x30F6
PORT_PTGPE
—
—
—
—
PTGPE3 PTGPE2 PTGPE1 PTGPE0
0x30F7
PORT_PTHPE
PTHPE7 PTHPE6
—
—
—
PTHPE2 PTHPE1 PTHPE0
0x30F8
SYS_UUID1
ID63
ID62
ID61
ID60
ID59
ID58
ID57
ID56
0x30F9
SYS_UUID2
ID55
ID54
ID53
ID52
ID51
ID50
ID49
ID48
0x30FA
SYS_UUID3
ID47
ID46
ID45
ID44
ID43
ID42
ID41
ID40
0x30FB
SYS_UUID4
ID39
ID38
ID37
ID36
ID35
ID34
ID33
ID32
0x30FC
SYS_UUID5
ID31
ID30
ID29
ID28
ID27
ID26
ID25
ID24
0x30FD
SYS_UUID6
ID23
ID22
ID21
ID20
ID19
ID18
ID17
ID16
Table continues on the next page...
Chapter 4 Memory map
MC9S08PT60 Reference Manual, Rev. 4, 08/2014
Freescale Semiconductor, Inc.
75
Содержание MC9S08PT60
Страница 2: ...MC9S08PT60 Reference Manual Rev 4 08 2014 2 Freescale Semiconductor Inc...
Страница 34: ...MC9S08PT60 Reference Manual Rev 4 08 2014 34 Freescale Semiconductor Inc...
Страница 40: ...System clock distribution MC9S08PT60 Reference Manual Rev 4 08 2014 40 Freescale Semiconductor Inc...
Страница 120: ...Flash and EEPROM registers descriptions MC9S08PT60 Reference Manual Rev 4 08 2014 120 Freescale Semiconductor Inc...
Страница 200: ...Port data registers MC9S08PT60 Reference Manual Rev 4 08 2014 200 Freescale Semiconductor Inc...
Страница 228: ...System clock gating control registers MC9S08PT60 Reference Manual Rev 4 08 2014 228 Freescale Semiconductor Inc...
Страница 262: ...Human machine interfaces HMI MC9S08PT60 Reference Manual Rev 4 08 2014 262 Freescale Semiconductor Inc...
Страница 298: ...Functional Description MC9S08PT60 Reference Manual Rev 4 08 2014 298 Freescale Semiconductor Inc...
Страница 396: ...FTM Interrupts MC9S08PT60 Reference Manual Rev 4 08 2014 396 Freescale Semiconductor Inc...
Страница 440: ...Functional description MC9S08PT60 Reference Manual Rev 4 08 2014 440 Freescale Semiconductor Inc...
Страница 468: ...Initialization Application Information MC9S08PT60 Reference Manual Rev 4 08 2014 468 Freescale Semiconductor Inc...
Страница 570: ...Application information MC9S08PT60 Reference Manual Rev 4 08 2014 570 Freescale Semiconductor Inc...
Страница 648: ...Memory map and register description MC9S08PT60 Reference Manual Rev 4 08 2014 648 Freescale Semiconductor Inc...
Страница 676: ...Resets MC9S08PT60 Reference Manual Rev 4 08 2014 676 Freescale Semiconductor Inc...