Table 4-4. High-page register allocation (continued)
Address
Register name
Bit 7
6
5
4
3
2
1
Bit 0
0x30B6
PORT_PTGOE
—
—
—
—
PTGOE
3
PTGOE
2
PTGOE
1
PTGOE
0
0x30B7
PORT_PTHOE
PTHOE
7
PTHOE
6
—
—
—
PTHOE
2
PTHOE
1
PTHOE
0
0x30B8
PORT_PTAIE
PTAIE7 PTAIE6 PTAIE5
—
PTAIE3 PTAIE2 PTAIE1 PTAIE0
0x30B9
PORT_PTBIE
PTBIE7 PTBIE6 PTBIE5 PTBIE4 PTBIE3 PTBIE2 PTBIE1 PTBIE0
0x30BA
PORT_PTCIE
PTCIE7 PTCIE6 PTCIE5 PTCIE4 PTCIE3 PTCIE2 PTCIE1 PTCIE0
0x30BB
PORT_PTDIE
PTDIE7 PTDIE6 PTDIE5 PTDIE4 PTDIE3 PTDIE2 PTDIE1 PTDIE0
0x30BC
PORT_PTEIE
PTEIE7 PTEIE6 PTEIE5 PTEIE4 PTEIE3 PTEIE2 PTEIE1 PTEIE0
0x30BD
PORT_PTFIE
PTFIE7 PTFIE6 PTFIE5 PTFIE4 PTFIE3 PTFIE2 PTFIE1 PTFIE0
0x30BE
PORT_PTGIE
—
—
—
—
PTGIE3 PTGIE2 PTGIE1 PTGIE0
0x30BF
PORT_PTHIE
PTHIE7 PTHIE6
—
—
—
PTHIE2 PTHIE1 PTHIE0
0x30C0
FTM2_SC
TOF
TOIE
CPWMS CLKS1
CLKS0
PS2
PS1
PS0
0x30C1
FTM2_CNTH
Bit 15
14
13
12
11
10
9
Bit 8
0x30C2
FTM2_CNTL
Bit 7
6
5
4
3
2
1
Bit 0
0x30C3
FTM2_MODH
Bit 15
14
13
12
11
10
9
Bit 8
0x30C4
FTM2_MODL
Bit 7
6
5
4
3
2
1
Bit 0
0x30C5
FTM2_C0SC
CHF
CHIE
MSB
MSA
ELSB
ELSA
—
—
0x30C6
FTM2_C0VH
Bit 15
14
13
12
11
10
9
Bit 8
0x30C7
FTM2_C0VL
Bit 7
6
5
4
3
2
1
Bit 0
0x30C8
FTM2_C1SC
CHF
CHIE
MSB
MSA
ELSB
ELSA
—
—
0x30C9
FTM2_C1VH
Bit 15
14
13
12
11
10
9
Bit 8
0x30CA
FTM2_C1VL
Bit 7
6
5
4
3
2
1
Bit 0
0x30CB
FTM2_C2SC
CHF
CHIE
MSB
MSA
ELSB
ELSA
—
—
0x30CC
FTM2_C2VH
Bit 15
14
13
12
11
10
9
Bit 8
0x30CD
FTM2_C2VL
Bit 7
6
5
4
3
2
1
Bit 0
0x30CE
FTM2_C3SC
CHF
CHIE
MSB
MSA
ELSB
ELSA
—
—
0x30CF
FTM2_C3VH
Bit 15
14
13
12
11
10
9
Bit 8
0x30D0
FTM2_C3VL
Bit 7
6
5
4
3
2
1
Bit 0
0x30D1
FTM2_C4SC
CHF
CHIE
MSB
MSA
ELSB
ELSA
—
—
0x30D2
FTM2_C4VH
Bit 15
14
13
12
11
10
9
Bit 8
0x30D3
FTM2_C4VL
Bit 7
6
5
4
3
2
1
Bit 0
0x30D4
FTM2_C5SC
CHF
CHIE
MSB
MSA
ELSB
ELSA
—
—
0x30D5
FTM2_C5VH
Bit 15
14
13
12
11
10
9
Bit 8
0x30D6
FTM2_C5VL
Bit 7
6
5
4
3
2
1
Bit 0
0x30D7
FTM2_CNTINH
Bit 15
14
13
12
11
10
9
Bit 8
0x30D8
FTM2_CNTINL
Bit 7
6
5
4
3
2
1
Bit 0
0x30D9
FTM2_STATUS
CH7F
CH6F
CH5F
CH4F
CH3F
CH2F
CH1F
CH0F
0x30DA
FTM2_MODE
FAULTI
E
FAULTM
CAPTE
ST
PWMSY
NC
WPDIS
INIT
FTMEN
Table continues on the next page...
Register addresses and bit assignments
MC9S08PT60 Reference Manual, Rev. 4, 08/2014
74
Freescale Semiconductor, Inc.
Содержание MC9S08PT60
Страница 2: ...MC9S08PT60 Reference Manual Rev 4 08 2014 2 Freescale Semiconductor Inc...
Страница 34: ...MC9S08PT60 Reference Manual Rev 4 08 2014 34 Freescale Semiconductor Inc...
Страница 40: ...System clock distribution MC9S08PT60 Reference Manual Rev 4 08 2014 40 Freescale Semiconductor Inc...
Страница 120: ...Flash and EEPROM registers descriptions MC9S08PT60 Reference Manual Rev 4 08 2014 120 Freescale Semiconductor Inc...
Страница 200: ...Port data registers MC9S08PT60 Reference Manual Rev 4 08 2014 200 Freescale Semiconductor Inc...
Страница 228: ...System clock gating control registers MC9S08PT60 Reference Manual Rev 4 08 2014 228 Freescale Semiconductor Inc...
Страница 262: ...Human machine interfaces HMI MC9S08PT60 Reference Manual Rev 4 08 2014 262 Freescale Semiconductor Inc...
Страница 298: ...Functional Description MC9S08PT60 Reference Manual Rev 4 08 2014 298 Freescale Semiconductor Inc...
Страница 396: ...FTM Interrupts MC9S08PT60 Reference Manual Rev 4 08 2014 396 Freescale Semiconductor Inc...
Страница 440: ...Functional description MC9S08PT60 Reference Manual Rev 4 08 2014 440 Freescale Semiconductor Inc...
Страница 468: ...Initialization Application Information MC9S08PT60 Reference Manual Rev 4 08 2014 468 Freescale Semiconductor Inc...
Страница 570: ...Application information MC9S08PT60 Reference Manual Rev 4 08 2014 570 Freescale Semiconductor Inc...
Страница 648: ...Memory map and register description MC9S08PT60 Reference Manual Rev 4 08 2014 648 Freescale Semiconductor Inc...
Страница 676: ...Resets MC9S08PT60 Reference Manual Rev 4 08 2014 676 Freescale Semiconductor Inc...