FTMx_MODE field descriptions (continued)
Field
Description
4
CAPTEST
Capture Test Mode Enable
Enables the capture test mode. CAPTEST bit is write protected. This bit can be written only if WPDIS = 1.
0
Capture test mode is disabled.
1
Capture test mode is enabled.
3
PWMSYNC
PWM Synchronization Mode
Selects which triggers can be used by MOD, CV, CHnOM, and FTM counter synchronization (
0
No restrictions. Software and hardware triggers can be used by MOD, CV, CHnOM, and FTM counter
synchronization.
1
Software trigger can be used only by MOD and CV synchronization, and hardware triggers can be
used only by CHnOM and FTM counter synchronization.
2
WPDIS
Write Protection Disable
When write protection is enabled (MODE[WPDIS] = 0), write protected bits can not be written. When write
protection is disabled (MODE[WPDIS] = 1), write protected bits can be written. The WPDIS bit is the
negation of the WPEN bit. WPDIS is cleared when 1 is written to WPEN. WPDIS is set when WPEN bit is
read as a 1 and then 1 is written to WPDIS. Writing 0 to WPDIS has no effect.
0
Write protection is enabled.
1
Write protection is disabled.
1
INIT
Initialize the Output Channels
When a 1 is written to INIT bit the output channels are initialized according to the state of their
corresponding bit in the OUTINIT register. Writing a 0 to INIT bit has no effect.
The INIT bit is always read as 0.
0
FTMEN
FTM Enable
This bit is write protected, and can be written only if WPDIS = 1.
0
Only the TPM-compatible registers (first set of registers) can be used without any restriction. Do not
use the FTM-specific registers.
1
All registers including the FTM-specific registers (second set of registers) are available for use with no
restrictions.
12.3.15 Synchronization (FTMx_SYNC)
This register configures the PWM synchronization.
A synchronization event can perform the synchronized update of MOD, CV, and
OUTMASK registers with the value of their write buffer and the FTM counter
initialization.
Memory map and register definition
MC9S08PT60 Reference Manual, Rev. 4, 08/2014
320
Freescale Semiconductor, Inc.
Содержание MC9S08PT60
Страница 2: ...MC9S08PT60 Reference Manual Rev 4 08 2014 2 Freescale Semiconductor Inc...
Страница 34: ...MC9S08PT60 Reference Manual Rev 4 08 2014 34 Freescale Semiconductor Inc...
Страница 40: ...System clock distribution MC9S08PT60 Reference Manual Rev 4 08 2014 40 Freescale Semiconductor Inc...
Страница 120: ...Flash and EEPROM registers descriptions MC9S08PT60 Reference Manual Rev 4 08 2014 120 Freescale Semiconductor Inc...
Страница 200: ...Port data registers MC9S08PT60 Reference Manual Rev 4 08 2014 200 Freescale Semiconductor Inc...
Страница 228: ...System clock gating control registers MC9S08PT60 Reference Manual Rev 4 08 2014 228 Freescale Semiconductor Inc...
Страница 262: ...Human machine interfaces HMI MC9S08PT60 Reference Manual Rev 4 08 2014 262 Freescale Semiconductor Inc...
Страница 298: ...Functional Description MC9S08PT60 Reference Manual Rev 4 08 2014 298 Freescale Semiconductor Inc...
Страница 396: ...FTM Interrupts MC9S08PT60 Reference Manual Rev 4 08 2014 396 Freescale Semiconductor Inc...
Страница 440: ...Functional description MC9S08PT60 Reference Manual Rev 4 08 2014 440 Freescale Semiconductor Inc...
Страница 468: ...Initialization Application Information MC9S08PT60 Reference Manual Rev 4 08 2014 468 Freescale Semiconductor Inc...
Страница 570: ...Application information MC9S08PT60 Reference Manual Rev 4 08 2014 570 Freescale Semiconductor Inc...
Страница 648: ...Memory map and register description MC9S08PT60 Reference Manual Rev 4 08 2014 648 Freescale Semiconductor Inc...
Страница 676: ...Resets MC9S08PT60 Reference Manual Rev 4 08 2014 676 Freescale Semiconductor Inc...