
Epson Research and Development
Page 5
Vancouver Design Center
Interfacing to the Motorola MC68030 Microprocessor
S1D13706
Issue Date: 01/02/23
X31B-G-013-02
List of Tables
Table 2-1: SIZ Signal Encoding . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Table 2-2: DSACK Decoding . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Table 3-1: Host Bus Interface Pin Mapping . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Table 4-1: Summary of Power-On/Reset Configuration Options . . . . . . . . . . . . . . . . . . . 13
Table 4-2: CLKI to BCLK Divide Selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
List of Figures
Figure 4-1: Typical Implementation of MC68030 to S1D13706 Interface . . . . . . . . . . . . . . 12