Document Number: 002-10689 Rev *H
Page 162 of 166
S6J32E, S6J32F, S6J32G Series
Revision
ECN
Orig. of Change
Submission
Date
Description of Change
*E
5563210
ANZI / GERH
12/22/2016
Section 3.2 Product Description: HyperBus I/F - Changed pointer for Hyperbus
details
Section 3.2.2 Product Description: section added to describe limitation of RAM
Guarantee
Section 4.1 Pin Assignment: Replaced pinning pictures by detailed pictures with
function names
Section 4.2.1 TEQFP-208; Chapter 4.2.2 TEQFP-216; Chapter 4.2.3 TEQFP-256:
Exchanged package drawings
Section 6.2 Remark: add the following note: "Only the specified GPIOs are allowed
to be used as inputs. Otherwise, undesired chip behavior could occur."
Section 8.1 Removed doubled row
Section 8.3.1 Delta-VOH8 & Delta-VOL8 for the SMC pins -> Delta-VOH23 &
Delta-VOL23; corrected table "Maximum deviation of VOL23" --> "...VOL23"
Section 8.3.2.1 Port Function Characteristics: Updated ILVDS for pin
AVCC3_LVDS_PLL to 9mA, for pin VCC3_LVDS_Tx to 75mA
Section 8.3.1: VOH24 relaxed by 50mV to DVCC-0.53V
Section 8.4.13 Removed DSP0_DATA0 from VCC53
Section 8.4.5 Reset: added subsection for supply stability conditions
Section 8.4.5.2: added symbol for VCC12 stabilization time
Section 8.4.6.1 added voltage ramp 100mV/us
Section 8.4.7.2 CSIO Timing: Add LIN Tslove min parameter
Section 8.4.7.2 CSIO Timing: Updated tSLOVE / tSHOVE & tIVSLE / tIVSHE
Section 8.4.7.2 CSIO Timing: revised tSLOVE/tSHOVE, tIVDLE/tIVSHE
Section 8.4.7.2 CSIO Timing: corrected clock names for Slave mode, Serial clock "L"
pulse width
Section 8.4.7.2 CSIO Timing: tCSHI changed
Section 8.4.7.2 CSIO Timing: tslovi / tshovi changed
Section 8.4.11.4 Low voltage detection/LVDH1: added note with supply stability
conditions
Section 8.4.13.1, 8.4.13.2 & 8.4.13.3 Display controller: Added note "Values valid for
unshifted display clock (dsp_ClockInvert=0, dsp_ClockShift=0)."
Section 8.4.13.1, 8.4.13.2 & 8.4.13.3 update timing parameter based on AC
characterization
Section 8.4.16.1 & 8.4.16.2 DDR-HSSPI: change note from "- For *1, the delay of
the delay sample clock can be configured (DLP function)." to "- For *1, the delay of
the delay sample clock can be configured."
Section 8.4.16.1 DDR-HSSPI: removed tspcnt and extended note
Section 8.4.16.1 & 8.4.16.2 DDR-HSSPI: changed timing value for G_SCLK ->
GSSEL, G_SLCK -> GSDATA, GSSEL -> G_SCLK and GSSEL waverform
Содержание Traveo S6J32E Series
Страница 102: ...Document Number 002 10689 Rev H Page 102 of 166 S6J32E S6J32F S6J32G Series ...
Страница 105: ...Document Number 002 10689 Rev H Page 105 of 166 S6J32E S6J32F S6J32G Series ...
Страница 129: ...Document Number 002 10689 Rev H Page 129 of 166 S6J32E S6J32F S6J32G Series ...
Страница 140: ...Document Number 002 10689 Rev H Page 140 of 166 S6J32E S6J32F S6J32G Series tABEZ ZIN tZABE AIN BIN ...