Document Number: 002-10689 Rev *H
Page 15 of 166
S6J32E, S6J32F, S6J32G Series
Feature
Description
Sound Mixer
The input channels of 0 - 4 are reserved for the waveform generator.
Mixing different sampling frequency sounds.
Mixing internal sounds and external I2S input sounds.
Saturating addition function for keeping sound quality.
Cut a specific frequency data by digital filter.
LPF is supported by FIR filter.
Fade-in and Fade-out control.
PCM-PWM
Conversion of PCM audio streaming to pulse-width modulated signals.
Supports two output channels for stereo and mono data
Up to 16-bit output sample resolution
Support for half and full H-bridges
Audio DAC
The sound source of the fixed 48-kHz sampling frequency can be outputted.
1 unit, L/R channels support.
BTL connection is available.
I2S
2ch.
−
I2S0 can output sound sources which are processed by Sound System.
−
I2S1 can input sound sources which are processed by Sound System.
See the "Sound System Configuration" of the S6J3200 hardware manual in detail.
Base Timer
Refer to the platform manual for details.
A unit consists of a pair of 16-bit base timers. 12 units, that is, 24 channels of base timers are
available.
Reload Timer
Refer to the platform manual for details.
I/O Timer
Refer to the platform manual for details.
Quad Position & Revolution
Counter
(Up/Down Counter)
Refer to the platform manual for details.
Multi-functional Serial
(MFS)
Refer to the platform manual for details.
5 ports of MFS only support I
2
C.
Note
−
Not all pins support I
2
C. Only pins which have the I
2
C I/O characteristics support it. See the datasheet in detail.
The I
2
C is not designed to be hot swappable.
The availability of chip select function can be seen at the Function Digit Table.
Chip Select Input is not supported.
CTS/RTS is not mounted (hardware flow control is not supported for this series.)
WUCR function is not supported for this product.
CAN-FD
Flexible data rate is supported.
16 KB/ch of message RAM is available.
The clock output from CAN pre-scaler is supplied to every CAN. ECC error generation function of
the message RAM is not supported for this device. Therefore, CAN FD ECC Error Insertion Control
Register (FDFECR) is not writeable.
CAN-FD rev 3.2 is used.
Refer to the platform manual for details
Real Time Clock (RTC)
with Auto-calibration
Refer to the platform manual for details.
DDR High Speed SPI
ch.0: HSSPI as a MCU peripheral
ch.1: HSSPI on graphic subsystem
Refer to the platform manual for details
Содержание Traveo S6J32E Series
Страница 102: ...Document Number 002 10689 Rev H Page 102 of 166 S6J32E S6J32F S6J32G Series ...
Страница 105: ...Document Number 002 10689 Rev H Page 105 of 166 S6J32E S6J32F S6J32G Series ...
Страница 129: ...Document Number 002 10689 Rev H Page 129 of 166 S6J32E S6J32F S6J32G Series ...
Страница 140: ...Document Number 002 10689 Rev H Page 140 of 166 S6J32E S6J32F S6J32G Series tABEZ ZIN tZABE AIN BIN ...