www
.mcu.com.cn
64
/
239
Rev.
1.00
CMS80F731x Reference Manual
7.2
Multiplexed Functions
7.2.1
Port Multiplexing Feature Table
Pins are shared in a variety of functions, and each I/O port can be flexibly configured with digital functions or specified
analog functions. The digital function of the external input is selected by the port input function allocation register (PS_XX); The
multiplexing function is selected by the port multiplexing function configuration register (PxnCFG), where the communication
input function is also specified by the communication input function allocation register (PS_XX).
The digital function configuration is shown in the following table:
External input
Digital function configuration
0
1
2
3
4
5
6
7
P00
-
GPIO
ANA
SCL
SCLK
CC0
PG0
TXD1
RXD1
P01
-
GPIO
ANA
SDA
MOSI
CC1
PG1
TXD1
RXD1
P02
T0G/T1G/T2EX
GPIO
ANA
-
MISO
CC2
PG2
TXD1
RXD1
P03
T0/T1/T2
GPIO
ANA
-
NSS(NSSO0)
CC3
PG3
TXD1
RXD1
P04
-
GPIO
ANA
TXD0
NSS(NSSO1)
-
PG4
TXD1
RXD1
P05
-
GPIO
ANA
RXD0
NSS(NSSO2)
-
PG5
TXD1
RXD1
P06
MOQ/INT0
GPIO
ANA
-
NSS(NSSO3)
BUZZ
-
TXD1
RXD1
P07
INT0/INT1
GPIO
ANA
-
-
CLO
-
TXD1
RXD1
P10
-
GPIO
ANA
SCL
SCLK
-
PG0
TXD1
RXD1
P11
-
GPIO
ANA
SDA
MOSI
-
PG1
TXD1
RXD1
P12
T0G/T1G/T2EX
GPIO
ANA
-
MISO
-
PG2
TXD1
RXD1
P13
T0/T1/T2
GPIO
ANA
-
NSS(NSSO0)
-
PG3
TXD1
RXD1
P14
CAP0
GPIO
ANA
TXD0
NSS(NSSO1)
-
PG4
TXD1
RXD1
P15
CAP1
GPIO
ANA
RXD0
NSS(NSSO2)
-
PG5
TXD1
RXD1
P16
CAP2
GPIO
ANA
-
NSS(NSSO3)
BUZZ
-
TXD1
RXD1
P17
CAP3
GPIO
ANA
-
-
CLO
-
TXD1
RXD1
P20
-
GPIO
ANA
SCL
SCLK
CC0
PG0
TXD1
RXD1
P21
-
GPIO
ANA
SDA
MOSI
CC1
PG1
TXD1
RXD1
P22
T0G/T1G/T2EX
GPIO
ANA
-
MISO
CC2
PG2
TXD1
RXD1
P23
T0/T1/T2
GPIO
ANA
-
NSS(NSSO0)
CC3
PG3
TXD1
RXD1
P50
NSRT
GPIO
ANA
SCL
SCLK
-
PG0
TXD1
RXD1
P51
-
GPIO
ANA
SDA
MOSI
-
PG1
TXD1
RXD1
P52
-
GPIO
ANA
-
MISO
-
PG2
TXD1
RXD1
P53
-
GPIO
ANA
-
NSS(NSSO0)
-
PG3
TXD1
RXD1
P54
-
GPIO
ANA
TXD0
NSS(NSSO1)
-
PG4
TXD1
RXD1
P55
-
GPIO
ANA
RXD0
NSS(NSSO2)
-
PG5
TXD1
RXD1