AN202
V1.0 | Page 5/73
www.cmostek.com
1 Chip Architecture Introduction
1.1
Overall Operation Principle
CMT2189C is a MCU integrated with RF transmiterchip. It uses the crystal oscillator to provide the reference
frequency and digital clock for PLL, supports the OOK modulation which data rate is from 1Kbps to 30Kbps
and the (G) FSK modulationwhich data rate is from 1Kbps to 100Kbps, and supports the status control based
on the MCU program. It is suitable for all kinds of low power transmitting applications.
LDOs
PFD /CP
Fractional -N
DIV
Interface and Digital Logic
EEPROM
Loop Filter
Modulator
Ramp
Control
VCO
XOSC
AVDD
GND
XTAL
RFCLK
RFDAT
PAP
POR
Bandgap
PA
CPU
Program ROM
2K * 14Bit
Data EEPROM
256 * 8Bit
TMR/WDT
IO
CMP
RSTC/OST/
PWRT/BOOT
CLKC
(
IRCCK
)
SFR
SRAM
128 * 8Bit
CFG
DVDD
PA0
PA1
PA2
PA5
PC4
PC2
TWI
PAN
Figure 1-1. CMT2189C System Architecture
The chip uses the PLL+PA architecture to achieve the Sub-GHz wireless transmitting function. It supports the
direct mode that the data inputs and transmits from the antenna. The processed data is sent to the modulator,
the modulator controls PLL and PA, and the data is modulated by OOK/ (G) FSK and transmitted out.
The MCU of the chip controls the RF part by the Two-wire interface, and can achieve various status switching,
mode selection and low power control.
Содержание CMT2189C
Страница 32: ...AN202 V1 0 Page 32 73 www cmostek com...