AN202
V1.0 | Page 31/73
www.cmostek.com
4.1.22
PR2
(
Addr:0x92
)
Table 4-41. PR2 Register
Name
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
PR2
PR2<7:0>
Reset
0xFF
Type
RW
Table 4-42. PR2Bit Function Description
4.1.23
WPUA
(
Addr:0x95
)
Table 4-43. WPUA Register
Name
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
WPUA
WPUA7
WPUA6
WPUA5
WPUA4
WPUA3
WPUA2
WPUA1
WPUA0
Reset
1
1
-
1
1
1
1
1
Type
RW
RW
-
RW
RW
RW
RW
RW
110 = 8MHz
101 = 4MHz(default)
100 = 2MHz
011 = 1MHz
010 = 500KHz
001 = 250KHz
000 = 32KHz
(
LFINTOSC
)
3
OSTS
Oscillator Start-up Timeout Status bit
1 = Device is running from the external system clock defined by the
FOSC<2:0>.
0 = Device is running from the internal oscillator
2
HTS
Internal High Frequency Clock Status bit
1 = HFINTOSC status is stable
0 = HFINTOSC status is not stable
1
LTS
Internal Low Frequency Clock Status bit
1 = LFINTOSC status is stable
0 = LFINTOSC status is not stable
0
SCS
System Clock Select bit
1 = Internal oscillator is used for system clock
0 = Clock sourcedefined by FOSC<2:0>
Bit
Name
Function
7:0
PR2<7:0> Timer2 cycle (comparison) register (See the Timer2 description chapter in details.)
Содержание CMT2189C
Страница 32: ...AN202 V1 0 Page 32 73 www cmostek com...