AN202
V1.0 | Page 48/73
www.cmostek.com
Figure 6-4. Power-on Reset without MCLRB
Figure 6-5. BOR Reset
Note:
1. After power on reset or low voltage reset, and when PWRTEB (UCFG0.4) is low, PWRT is active.It is
2048 internal slow clock cycles, about 64ms.
2. The TBOR time is about 157us.
3. After the voltage is restored to normal, the internal reset will not be released immediately, but wait for
about 8ms.
Table 6-1. Timeout in aVariety of Cases
Oscillator
configuration
Power-on Reset
Brown-out Reset
Sleep Wake-up
/PWRTEB=0
/PWRTEB=1
/PWRTEB=0
/PWRTEB=1
INTOSC
TPWRT
-
TPWRT
-
-
1
2
3
4
5
6
7
8
9
10
VDD
POR_RSTN
BOOT_EN
PWRTE
BOOT_END
PWRT_OV
MCLRB
SYS_RSTN
4ms delay
PWRT,64ms
VDD
Internal reset
T
BOR
≈
8ms
Содержание CMT2189C
Страница 32: ...AN202 V1 0 Page 32 73 www cmostek com...