AN202
V1.0 | Page 54/73
www.cmostek.com
9.3.2
Timer0 Interrupt
An interrupt is generated (if enabling the interrupt) when the TMR0 timer overflows from 0xFF to 0x00. This
overflow sets the T0IF bit.
Note: Timer0 interrupt cannot wake up the CPUfrom Sleep since the timer is shut off during Sleep.
9.3.3
Drive Timer0 with an External Clock
In the counter mode, the synchronization between T0CKI pin input and Timer0 register is accomplished by
sampling the output on the Q1 and Q2 cycles of the internal clock phase, so the high level time and low level
time of the external clock source cycle must meet the relevant timing requirement.
Содержание CMT2189C
Страница 32: ...AN202 V1 0 Page 32 73 www cmostek com...