Document type:
Title:
Revision date:
Revision:
User's Manual (MUT)
Mod. V1495 General Purpose VME Board
12/02/2010
8
NPO:
Filename:
Number of pages:
Page:
00117/04:V1495.MUTx/08 V1495_REV8.DOC
42
5
F
IG
.
4.5:
USER
FPGA
C
ONFIGURATION
R
EGISTER
................................................................................................21
F
IG
.
5.1:
USER
FPGA
BLOCK DIAGRAM
................................................................................................................22
F
IG
.
5.2:
F
RONT
P
ANEL
P
ORTS
I
NTERFACE
D
IAGRAM
............................................................................................28
F
IG
.
5.3:
PDL_CONTROL
BIT FIELDS
...................................................................................................................33
F
IG
.
5.4:
D
ELAY
U
NIT WITH
PDL
S
.........................................................................................................................34
F
IG
.
5.5:
PDL
S
D
ELAY LINE TIMING
.......................................................................................................................34
F
IG
.
5.6:
D
ELAY
U
NIT WITH
DLO
S
........................................................................................................................36
F
IG
.
5.7:
DLO
S
D
ELAY LINE TIMING
......................................................................................................................36
F
IG
.
5.8:
Q
UARTUS
II
PROJECT FLOW
......................................................................................................................37
F
IG
.
5.9:
Q
UARTUS
II
MAIN MENU
..........................................................................................................................38
F
IG
.
5.10:
Q
UARTUS
II
FILE MENU
..........................................................................................................................38
F
IG
.
5.11:
Q
UARTUS
II
PROJECT BROWSER
.............................................................................................................39
F
IG
.
5.12:
Q
UARTUS
II
NETLIST
..............................................................................................................................40
F
IG
.
5.13:
Q
UARTUS
II
HIERARCHICAL STRUCTURE
................................................................................................40
F
IG
.
5.14:
Q
UARTUS
II
COMPILER LAUNCHING
.......................................................................................................41
F
IG
.
5.15:
Q
UARTUS
II
COMPILING SUMMARY
........................................................................................................41
LIST OF TABLES
T
ABLE
1.1:
A
VAILABLE ITEMS
.................................................................................................................................6
T
ABLE
2.1:
M
ODEL
V1495
AND MEZZANINE BOARDS POWER REQUIREMENTS
.........................................................8
T
ABLE
2.2:
V1495
M
OTHERBOARD
I/O
SECTIONS
..................................................................................................10
T
ABLE
2.3:
V1495
M
EZZANINE BOARDS
................................................................................................................10
T
ABLE
4.1:
A
DDRESS
M
AP FOR THE
M
ODEL
V1495...............................................................................................17
T
ABLE
4.2:
ROM
A
DDRESS
M
AP FOR THE
M
ODEL
V1495.....................................................................................17
T
ABLE
5.1:
COIN_REFERENCE
SIGNALS
............................................................................................................23
T
ABLE
5.2:
V1495
M
EZZANINE
E
XPANSION
P
ORTS SIGNALS
.................................................................................26
T
ABLE
5.3:
PDL
C
ONFIGURATION
I
NTERFACE SIGNALS
.........................................................................................26
T
ABLE
5.4:
D
ELAY
L
INES AND
O
SCILLATORS SIGNALS
..........................................................................................27
T
ABLE
5.5:
SPARE
I
NTERFACE SIGNALS
...............................................................................................................27
T
ABLE
5.6:
LED
I
NTERFACE SIGNALS
....................................................................................................................27
T
ABLE
5.7:
COIN_REFERENCE
REGISTER MAP
..................................................................................................29
T
ABLE
5.8:
S
ELECTION OF THE DELAY LINE
...........................................................................................................32