Document type:
Title:
Revision date:
Revision:
User's Manual (MUT)
Mod. V1495 General Purpose VME Board
12/02/2010
8
NPO:
Filename:
Number of pages:
Page:
00117/04:V1495.MUTx/08 V1495_REV8.DOC
42
18
Description
Address
Content
constant1 0x8114
constant0 0x8118
c_code 0x811C
r_code 0x8120
oui2 0x8124
0x00
oui1 0x8128
0x40
oui0 0x812C
0xE6
vers 0x8130
board2 0x8134
0x00
board1 0x8138
0x05
board0 0x813C
0xD7
revis3 0x8140
revis2 0x8144
revis1 0x8148
revis0 0x814C
sernum1 0x8180
sernum0 0x8184
These data are written into one Flash page; at Power ON the Flash content is loaded
into the Configuration ROM.
4.2. Control
Register
(Base A 0x8000, read/write, D16)
This register allows performing some general settings of the module.
Not used for VME FPGA Rev 0.0. Foreseen for future development
4.3. Status
Register
(Base + 0x8002, read only, D16)
This register contains information on the status of the module.
Not used for VME FPGA Rev 0.0. Foreseen for future development
4.4. Interrupt Level Register
(Base A 0x8004, read/write, D16)
The 3 LSB of this register contain the value of the interrupt level (Bits 3 to 15 are
meaningless). Default setting is 0x0. In this case interrupt generation is disabled.
Not implemented in VME FPGA Rev 0.0. Available in next releases
Fig. 4.1: Interrupt Level Register
15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
LEVEL