Preliminary
Camera Control Registers
CON1 Register
Version F.0
BitFlow, Inc.
KBN-4-13
INT_TRIG
R/W, CON1[27], Karbon, Neon, R64
This interrupt will be set by a trigger edge or by the host writing to this bit (see regis-
ter INT_TRIGCON below). The interrupt will be enabled if its corresponding mask,
ENINT_TRIG, has been set to 1. This interrupt can be cleared by the host writing a 0 to
this location. For the host to be able to write to this location, the CMDWRITE code
must be set to 4.
INT_SER
RO, CON1[18], Karbon, Neon, R64
This interrupt will be set by the on board UART that implements the serial communi-
cation protocol. The interrupt will be enabled if its corresponding mask, ENINT_SER,
has been set to 1. This interrupt can be cleared by the host writing to the UART.
INT_QUAD
R/W, CON1[29], Karbon, Neon, R64
This interrupt will be set by a DMA QUAD or by the host writing to this bit. The inter-
rupt will be enabled if its corresponding mask, ENINT_QUAD, has been set to 1. This
interrupt can be cleared by the host writing a 0 to this location. For the host to be able
to write to this location, the CMDWRITE code must be set to 5.
INT_TRIG
Meaning
0
No interrupt from trigger
1
Interrupt from trigger asserted.
INT_SER
Meaning
0
No interrupt from UART
1
Interrupt from UART asserted.
INT_QUAD
Meaning
0
No interrupt from QUAD
1
Interrupt from QUAD asserted.
Содержание KBN-CL4-2.51-SP
Страница 20: ...P r e l i m i n a r y The Karbon CL Models The Karbon KBN 1 12 BitFlow Inc Version F 0 ...
Страница 62: ...P r e l i m i n a r y DEST_ADD The Karbon KBN 3 8 BitFlow Inc Version F 0 ...
Страница 190: ...P r e l i m i n a r y Camera Link Controls CCs The Karbon KBN 7 12 BitFlow Inc Version F 0 ...
Страница 194: ...P r e l i m i n a r y Power Consumption The Karbon KBN 8 4 BitFlow Inc Version F 0 8 4 Power Consumption ...