36
6174B–ATARM–07-Nov-05
AT91FR40162S Preliminary
show the timing cycles and wait states for read and write
access to the various AT91FR40162S external memory devices. The configurations described
are shown in the following table:
Table 10-3.
Memory Access Waveforms
Figure Number
Number of Wait States
Bus Width
Size of Data Transfer
0
16
Word
1
16
Word
1
16
Half-word
0
8
Word
1
8
Half-word
1
8
Byte
0
16
Byte
Содержание AT91FR40162S
Страница 180: ...180 6174B ATARM 07 Nov 05 AT91FR40162S Preliminary Figure 19 2 MCKO Relative to NRST NRST tD MCKO...
Страница 195: ...195 6174B ATARM 07 Nov 05 AT91FR40162S Preliminary 20 5 2 CE Controlled Figure 20 15 CE Controlled...
Страница 204: ...204 6174B ATARM 07 Nov 05 AT91FR40162S Preliminary 23 AT91FR40162S Errata There is no known errata for the AT91FR40162S...