DECA User Manual
31
www.terasic.com
May 22, 2015
Figure 3-21 Connections between MAX 10 FPGA and QSPI Flash
Table 3-12 Pin Assignment of QSPI Flash
Signal Name
FPGA Pin No.
Description
I/O Standard
FLASH_DATA[0]
PIN_P12
FLASH Data[0]
3.3V
FLASH_DATA[1]
PIN_V4
FLASH Data[1]
3.3V
FLASH_DATA[2]
PIN_V5
FLASH Data[2]
3.3V
FLASH_DATA[3]
PIN_P10
FLASH Data[3]
3.3V
FLASH_DCLK
PIN_R12
FLASH Data Clock
3.3V
FLASH_NCSO
PIN_R10
FLASH Chip Enable
3.3V
3.4.8
E
E
t
t
h
h
e
e
r
r
n
n
e
e
t
t
The board supports 10/100 Mbps Ethernet transfer by an external Texas Instruments DP83620 PHY
chip. The DP838620 also provides flexibility by supporting both MII and RMII interfaces.
Figure
3-22
shows the connections between the MAX 10 FPGA, Ethernet PHY, and RJ-45 connector. The
pin assignment associated to Gigabit Ethernet interface is listed in
Table 3-13
.