DECA User Manual
45
www.terasic.com
May 22, 2015
Synopsis design constraint file, and the pin assignment document. The top-level design file contains
a top-level Verilog HDL wrapper for users to add their own design/logic. The Quartus II setting file
contains information such as FPGA device type, top-level pin assignment, and the I/O standard for
each user-defined I/O pin. You are free to modify according to your own project requirement. After
all that is required is completed, you can then download the .sof file to the developmenet board via
JTAG interface using the Qaurtus II programmer.
Figure 4-1 Design flow of building a project from the beginning to the end
4
4
.
.
3
3
U
U
s
s
i
i
n
n
g
g
D
D
E
E
C
C
A
A
S
S
y
y
s
s
t
t
e
e
m
m
B
B
u
u
i
i
l
l
d
d
e
e
r
r
This section provides the procedures in details on how to use the DECA System Builder.
Install and Launch the DECA System Builder
The DECA System Builder is located in the directory:
“
Tools\SystemBuilder
”
of the DECA System
CD. Users can copy the entire folder to a host computer without installing the utility. A window will
pop up, as shown in
Figure 4-2
, after executing the DECA SystemBuilder.exe on the host computer.