Unified Fieldbus Controller UFC100-L2 – Basic mode operation
Page 34
Rev. 1.0
Proprietary and confidential information of Aniotek Inc.
21 May 2018
Figure 18: MAU Interface Receiver Timings
4.6
Other Timings
4.6.1
Reset Timings
Table 26: Reset Timings
Num
Description
Min
Max
Notes
t
RST
Reset active duration after the active clock
3*T
CLK
1
t
RDLY
Delay from inactive reset input to active chip select
4*T
CLK
Notes:
1.
RESETn input has to stay active while the power supply voltage is below minimum value.
Figure 19: Reset Signal Timings
4.6.2
Interrupt Timings
Table 27: Interrupt Timings
Num
Description
Min
Max
Notes
t
TXINTD
Active INTn output to end of transmission delay
7 µs
10 µs
1
t
RXINTD1
End delimiter in RxS to active INTn output delay
6 µs
14 µs
2
t
RXINTD2
RQ end to active INTn output delay
1 µs
6 µs
3
Notes:
1.
INTn becomes active before TxEn becomes inactive. The CPU can try to start the next transmission before TxEn for the
current transmission becomes inactive and the next transmission is queued properly.
CLKIN
RESETn
CSn
t
RST
t
RDLY
T
CLK
RxS
Preamble
Start Delimiter
t
LOCK
RxA
Level High
RxS
RxA
Level High
End Delimiter
t
RxAH