Unified Fieldbus Controller UFC100-L2 – Basic mode operation
Page 33
Rev. 1.0
Proprietary and confidential information of Aniotek Inc.
21 May 2018
4.5
MAU Interface Timings
The timings are shown in the Table 25 and the Figure 16 – Figure 18. The timings for output signals are specified for a 50 pf
load.
4.5.1
MAU Interface Timings
Table 25: MAU Interface Timings
Num
Description
Min
Nom
Max
Notes
t
TTR
Transmit signal output transition time
20 ns
t
TSKW
Skew between transitions in TxEn and TxS outputs
10 ns
t
TBIT
Transmit bit average period
32 µs
1
t
TXAD
End of transmission of End Delimiter to TxEn, TxA delay
4 µs
1
t
RBIT
Receive signal input average period
30 µs
34 µs
t
RTR
Receive signal input transition time
200 ns
t
RJTR
Receive signal zero crossing jitter
± 2 µs
t
LOCK
Receive lock time
110 µs
2
t
RxAH
Receive activity signal hold time
0
Notes:
1.
This time depends upon the correct setting of internal clock. The average bit period has the same tolerance as the clock
input tolerance. The bit to bit period jitter will be a small fraction (< 1/32) of the clock input period jitter.
2.
The Clock Synchronizer locks to the clock in RxS in maximum of four mid-bit transitions. Therefore, RxA signal has to
be active at least 3.5 bit time before the end of Preamble.
Figure 16: MAU Interface Transmit Signal Timings
Figure 17: MAU Interface Receive Signal Timings
t
RTR
t
RTR
RxS
RxA
RxS
t
RJTR
t
RJTR
t
RBIT
TxEn
Level mode
TxEn
ADD mode
t
TTR
TxS
TxA
t
TSKW
t
TSKW
t
TXAD
TxRn
4 µs
4 µs
8 µs
End of ED