AT-1120 User Guide and Specifications - 27 -
www.activetechnologies.it
11.
Wire
InitModule1120(Host).vi
controls and indicators like the picture below
RIO Device
RIO Device IN, CLOCK SELECTION
Internal, INTERNAL CLOCK
From Oscillator,
Master
TRUE,DAC A Aligned and FPGA DCM Locked
case structure.
The FPGA DCM Locked and DAC A Aligned monitor if the initialization stage has been correctly
terminated.
12.
Add a
Frame After
in the stacked sequence: we will generate the waveform samples
13.
Add
Sine Pattern.vi
from
Signal Generation Palette
14.
Samples
128, Amplitude
4000, Cycle
1, Phase
0, add 8192 to the waveform array
and connect the samples array to the Waveform Graph.
If the VI execution arrives at the second frame, it means that the adapter module has been
Содержание AT-1120
Страница 41: ......