AT-1120 User Guide and Specifications - 34 -
www.activetechnologies.it
22.
Add the
START CHANNELS
control, insert it into the Timed Loop and wire it to a new shift
register. Set true the START CHANNELS control to start the waveforms generation.
23.
Add two case structures and wire them as in the picture above. The case on the left controls
the data values (8192) that have to be send to the serializers when the module is stopped.
The second case checks if the last address of the Memory1 (2047) has been reached. If true,
it puts the memory address to the initial value (0).
24.
Save the VI.
Running the Host VI
1.
Connect one end of an SMA cable to AO 0+ on the front panel of the AT 1120 and the other
end to the oscilloscope (50
Ω
input).
2.
Tap the unused input (AO 0 -) with a 50
Ω
load.
3.
Open the front panel of
CustomFPGAExample1120(Host).vi
.
4.
Click the Run button to run the VI.
5.
Wait for module initialization.
6.
Click the START CHANNELS button to start the waveform generation.
7.
The AT-1120 generates one 2048 points sine waveform.
Содержание AT-1120
Страница 41: ......