AT-1120 User Guide and Specifications - 33 -
www.activetechnologies.it
15.
Wire controls and indicators from the input/output terminals
datai2c0
,
datai2c1, datai2c2,
datai2c3, datai2c4, datai2c5, readdataI2c,startrdi2c, startwri2c, reset_in, trig_in,
trig_out, clkenable, clocksel
and
lockedfast .
16.
Wire the 40MHz Onboard Clock to the clock loop.
17.
Add another Timed Loop as shown in the figure below and right-click to open the LabView
palette. Select the
FPGA I/O palette
and add an
I/O node
.
18.
Wire the datadac_ch0_in0_..datadac_ch0_in15 connectors as in the picture above.
19.
Wire the
IO Module Clock 0
to the clock loop.
20.
Right-click to open the LabView palette. Select the
Memory & FIFO palette
and add a
Memory Method node.
Right-click on the Memory method, Select
Memory>>Memory1
.
21.
Left-click on the Memory1 Memory Method and select the
Read
method. Insert a new shift
register in the Timed Loop and wire the connectors like in the picture above.
Содержание AT-1120
Страница 41: ......