MC96FR116C
November, 2018 Rev.1.8
103
0
Timer 2 interrupt not occurred
1
Timer 2 interrupt occurred
T1REQ
Timer 1 Interrupt Flag
NOTE
0
Timer 1 interrupt not occurred
1
Timer 1 interrupt occurred
T0REQ
Timer 0 Interrupt Flag
NOTE
0
Timer 0 interrupt not occurred
1
Timer 0 interrupt occurred
POL3
Selects polarity of PWM
0
PWM waveform is low for duty value
1
PWM waveform is high for duty value
T3_PE
Controls whether to output Timer 3 output or not through I/O pin.
0
Timer 3 output does not come out through I/O pin
1
Timer 3 output overrides the normal port functionality of I/O pin
NOTE
Writing
‘0’ to this bit position clears interrupt flag of each timer.
T3L (Timer 3 Counter Low, Read Case)
CB
H
7
6
5
4
3
2
1
0
T3L7
T3L6
T3L5
T3L4
T3L3
T3L2
T3L1
T3L0
R
R
R
R
R
R
R
R
Initial value : 00
H
T3L[7:0]
T3 Counter Low
CDR3L (Capture Data Register 3 Low, Read Case)
CB
H
7
6
5
4
3
2
1
0
CDR3L7
CDR3L6
CDR3L5
CDR3L4
CDR3L3
CDR3L2
CDR3L1
CDR3L0
R
R
R
R
R
R
R
R
Initial value : 00
H
CDR3L[7:0]
T3 Capture Data Low
PWM3DRL (PWM3 Duty Register Low, Write Case)
CB
H
7
6
5
4
3
2
1
0
T3PDL7
T3PDL6
T3PDL5
T3PDL4
T3PDL3
T3PDL2
T3PDL1
T3PDL0
W
W
W
W
W
W
W
W
Initial value : 00
H
T3PDL[7:0]
PWM3 Duty Low
NOTE
Writing is effective only when PWM3E = 1 and T3ST = 0.
T3H (Timer 3 Counter High, Read Case)
CC
H
7
6
5
4
3
2
1
0
T3H7
T3H6
T3H5
T3H4
T3H3
T3H2
T3H1
T3H0
R
R
R
R
R
R
R
R
Initial value : 00
H
T3H[7:0]
T3 Counter High