MC96FR116C
10
November, 2018 Rev.1.8
Figure 11-53 Formats and States in the Slave Receiver Mode ........................................................... 153
Figure 12-1 Wake-up from SLEEP mode by an interrupt .................................................................. 159
Figure 12-2 SLEEP mode release by an external reset ....................................................................... 159
Figure 12-3 Wake-up from STOP mode by an interrupt .................................................................... 160
Figure 12-4 STOP mode release by an external reset ......................................................................... 160
Figure 12-5 BOD mode during normal mode ..................................................................................... 162
Figure 12-6 BOD mode during stop mode.......................................................................................... 163
Figure 12-7 Power Sequence .............................................................................................................. 164
Figure 13-1 Block Diagram of Reset Circuit ...................................................................................... 165
Figure 13-2 Noise Cancelling of External Reset Pin .......................................................................... 166
Figure 13-3 Reset Release Timing when Power is supplied (VDD Rises Rapidly) ........................... 166
Figure 13-4 Reset Release Timing when Power is supplied (VDD Rises Slowly) ............................. 167
Figure 13-5 Fuse Configuration Value Read Timing after Power On ................................................ 167
Figure 13-6 Operation according to Power Level ............................................................................... 168
Figure 13-7 Reset procedure due to external reset input ..................................................................... 169
Figure 13-8 Block Diagram of BOD .................................................................................................. 170
Figure 13-9 Configuration value read timing when BOD RESET is asserted .................................... 171
Figure 14-1 Block Diagram of On-Chip Debug System ..................................................................... 175
Figure 14-2 10-bit transmission packets ............................................................................................. 176
Figure 14-3 Data transfer on the twin bus........................................................................................... 176
Figure 14-4 Bit transfer on the serial bus ............................................................................................ 177
Figure 14-5 Start and stop condition ................................................................................................... 177
Figure 14-6 Acknowledge by receiver ................................................................................................ 177
Figure 14-7 Clock synchronization during wait procedure ................................................................. 178
Figure 14-8 Wire connection for serial communication ..................................................................... 178
Figure 15-1 Program Memory Address Space .................................................................................... 180
Figure 15-2 FLASH Memory Map ..................................................................................................... 187
Figure 15-3 FLASH Memory Address generation ............................................................................. 187