
Table 1: Zynq Ult MPSoC ZU19 Pin Map (cont'd)
Pin Number
Signal Name
Interface
D32
SFP1_IN_CLK_C_P
SFP1
A15
SFP1_MOD_ABS
SFP1
AR16
SFP1_REC_CLK_C_N
SFP1
AR17
SFP1_REC_CLK_C_P
SFP1
A14
SFP1_RX_LOS
SFP1
A40
SFP1_RX_N
SFP1
A39
SFP1_RX_P
SFP1
B14
SFP1_TX_DISABLE
SFP1
A13
SFP1_TX_FAULT
SFP1
A35
SFP1_TX_N
SFP1
A34
SFP1_TX_P
SFP1
AN24
MP_UART0_RXD
UART to Maintenance Port
AN25
MP_UART0_TXD
UART to Maintenance Port
Zynq Ult RFSoC ZU21 Pin Map
The following table presents the pin mapping for the Zynq Ult RFSoC ZU21 device.
Table 2: Zynq Ult RFSoC ZU21 Pin Map
Pin Number
Signal Name
Interface
T29
RF_161.13MHZ_MAC_CLK_N
Clock: 100G MAC Diff Clock Input (Neg)
T28
RF_161.13MHZ_MAC_CLK_P
Clock: 100G MAC Diff Clock Input (Pos)
AB6
RF_300MHZ_CLK_DDR_N
Clock: DDR4 Diff Clock Input (Neg)
AB7
RF_300MHZ_CLK_DDR_P
Clock: DDR4 Diff Clock Input (Pos)
M29
PCIE_RF_REFCLK_N
Clock: PCIe Diff Clock (Neg)
M28
PCIE_RF_REFCLK_P
Clock: PCIe Diff Clock (Pos)
AK2
RF_156.25MHZ_CLK1_N
Clock: User Diff Clock1 Input (Neg)
AK3
RF_156.25MHZ_CLK1_P
Clock: User Diff Clock1 Input (Pos)
AJ2
RF_156.25MHZ_CLK2_N
Clock: User Diff Clock2 Input (Neg)
AJ3
RF_156.25MHZ_CLK2_P
Clock: User Diff Clock2 Input (Pos)
AK8
GP1
GPIO - Zynq Ult
Zynq Ult MPSoC <--
>Zynq Ult RFSoC PL
H1
GP10
GPIO - Zynq Ult MPSoC <--
>Zynq Ult RFSoC PL
G3
GP11
GPIO - Zynq Ult MPSoC <--
>Zynq Ult RFSoC PL
Chapter 2: Pin Mapping
UG1495 (v1.0) December 17, 2021
T1 Telco Accelerator Card User Guide
19