
Table 1: Zynq Ult MPSoC ZU19 Pin Map (cont'd)
Pin Number
Signal Name
Interface
AT33
PS_DDR4_2_MP_BG1
PS 36-bit DDR4
AY30
PS_DDR4_2_ODT
PS 36-bit DDR4
AR29
PS_DDR4_2_PAR
PS 36-bit DDR4
AU32
PS_DDR4_2_RAS#
PS 36-bit DDR4
AR33
PS_DDR4_2_RST#
PS 36-bit DDR4
AY32
PS_DDR4_2_WE#
PS 36-bit DDR4
AH24
MP_QSPI_LWR_CLK
QSPI Flash
AP24
MP_QSPI_LWR_CS#
QSPI Flash
AP23
MP_QSPI_LWR_DQ0
QSPI Flash
AH25
MP_QSPI_LWR_DQ1
QSPI Flash
AM27
MP_QSPI_LWR_DQ2
QSPI Flash
AN29
MP_QSPI_LWR_DQ3
QSPI Flash
AK24
MP_QSPI_UPR_CLK
QSPI Flash
AP27
MP_QSPI_UPR_CS#
QSPI Flash
AP28
MP_QSPI_UPR_DQ0
QSPI Flash
AP29
MP_QSPI_UPR_DQ1
QSPI Flash
AJ23
MP_QSPI_UPR_DQ2
QSPI Flash
AJ24
MP_QSPI_UPR_DQ3
QSPI Flash
E15
SOC_INT#
Zynq Ult RFSoC and
Zynq Ult MPSoC interrupt to SC
W29
MP_PS_RST#
SC-->Zynq Ult MPSoC PS Reset
BA17
MP_CPU_RST#
SC-->Zynq Ult MPSoC User
Reset
F33
SFP0_161.13MHZ_CLK_N
SFP0
F32
SFP0_161.13MHZ_CLK_P
SFP0
H33
SFP0_IN_CLK_C_N
SFP0
H32
SFP0_IN_CLK_C_P
SFP0
D12
SFP0_MOD_ABS
SFP0
AT17
SFP0_REC_CLK_C_N
SFP0
AT18
SFP0_REC_CLK_C_P
SFP0
C12
SFP0_RX_LOS
SFP0
E40
SFP0_RX_N
SFP0
E39
SFP0_RX_P
SFP0
B13
SFP0_TX_DISABLE
SFP0
B12
SFP0_TX_FAULT
SFP0
E35
SFP0_TX_N
SFP0
E34
SFP0_TX_P
SFP0
B33
SFP1_161.13MHZ_CLK_N
SFP1
B32
SFP1_161.13MHZ_CLK_P
SFP1
D33
SFP1_IN_CLK_C_N
SFP1
Chapter 2: Pin Mapping
UG1495 (v1.0) December 17, 2021
T1 Telco Accelerator Card User Guide
18