FOR MOBILE APPLICATIONS
W25Q256FV
Publication Release Date: May 13, 2012
- 58 - Preliminary - Revision M1
M7-0
/CS
CLK
Mode 0
Mode 3
0
1
IO
0
IO
1
2
IO
2
IO
3
3
4
5
20
16
12
8
21
17
22
18
23
19
13
9
14
10
15
11
A23-16
6
7
4
0
5
1
6
2
7
3
A15-8
A7-0
4
0
5
1
6
2
7
3
Byte 1
Byte 2
4
0
5
1
4
0
5
1
6
2
7
3
6
2
7
3
4
5
6
7
IOs switch from
Input to Output
Byte 3
8
9
10
11
12
13
4
0
5
1
6
2
7
3
Byte 4
Figure 27b. Octal Word Read Quad I/O Instruction (Previous instruction set M5-4 = 10, SPI Mode only)
32-Bit Address is required when the device is operating in 4-Byte Address Mode