Appendix
A. BIOS Post Code
AMIBIOS8 Check Point and Beep Code List
The POST code checkpoints are the largest set of checkpoints during the BIOS pre-boot process.
The following table describes the type of checkpoints that may occur during the POST portion
of the BIOS.
Checkpoint Description
Before D0 If boot block debugger is enabled, CPU cache-as-RAM functionality
is enabled at this point. Stack will be enabled from this point.
D1 Early super I/O initialization is done including RTC and keyboard controller.
Serial port is enabled at this point if needed for debugging. NMI is disabled.
Perform keyboard controller BAT test. Save power-on CPUID value in scratch
CMOS. Go to flat mode with 4GB limit and GA20 enabled.
D2 Verify the boot block checksum. System will hang here if checksum is bad.
D3 Disable CACHE before memory detection. Execute full memory sizing
module. If memory sizing module not executed, start memory refresh and
do memory sizing in Boot block code. Do additional chipset initialization.
Re-enable CACHE. Verify that flat mode is enabled.
D4 Test base 512KB memory. Adjust policies and cache first 8MB. Set stack.
D5 Bootblock code is copied from ROM to lower system memory and control is
given to it. BIOS now executes out of RAM. Copies compressed boot block
code to memory in right segments. Copies BIOS from ROM to RAM for faster
access. Performs main BIOS checksum and updates recovery status
accordingly.
D6 Both key sequence and OEM specific method is checked to determine if BIOS
recovery is forced. If BIOS recovery is necessary, control flows to
checkpoint E0. See Bootblock Recovery Code Checkpoints section of
document for more information.
D7 Restore CPUID value back into register. The Bootblock-Runtime interface
module is moved to system memory and control is given to it. Determine
whether to execute serial flash.
D8 The Runtime module is uncompressed into memory. CPUID information is
stored in memory.
D9 Store the Uncompressed pointer for future use in PMM. Copying Main BIOS
into memory. Leaves all RAM below 1MB Read-Write including E000 and
F000 shadow areas but closing SMRAM.
DA Restore CPUID value back into register. Give control to BIOS POST
(ExecutePOSTKernel). See POST Code Checkpoints section of document for
more information.
94
Summary of Contents for XtremeServer 1322
Page 1: ...Rev 1 5 1322 ...
Page 4: ...Part I User s Guide ...
Page 25: ... Lower the locking lever and latching it into the fully locked position 23 ...
Page 44: ...4 1 5 9 AMD PowerNow Configuration Submenu 4 1 5 10 Remote Access Configuration Submenu 42 ...
Page 46: ...4 1 5 12 Onboard Device Configuration Submenu 44 ...
Page 47: ...4 1 6 PCI PnP Menu PCI PnP Menu 1 PCI PnP Menu 2 45 ...
Page 51: ...Security Menu 3 Clear User Password Security Menu 4 Boot Sector Virus Protection 49 ...
Page 53: ...4 1 9 1 NorthBridge Chipset Configuration Submenu 4 1 9 Chipset Configuration Menu 51 ...
Page 85: ...XtremeServer ServerDome Agent Xtreme 83 ...
Page 86: ...Part Il Technical Guide ...