100-Pin
80-Pin
VDDA
VDDA
VREFLO
Tied To
VSSA
VSSA
VREFLO
VREFHI
A0
VREFHI
Tied To
A0
A1
A2
A1
A2
A3
A4
A4
A5
A6
A6
A7
B0
B0
B1
B1
B2
B2
B3
B4
B4
B5
B6
B6
B7
(3.3 V) VDDA
(Agnd) VSSA
VREFLO
Diff
Interface Reference
Comp1
VREFHI
A0
B0
AIO2
AIO10
A1
B1
10-Bit
DAC
A2
B2
COMP1OUT
A3
B3
AIO4
AIO12
A4
B4
Comp2
10-Bit
DAC
COMP2OUT
Comp3
10-Bit
DAC
COMP3OUT
ADC
B5
A5
AIO6
AIO14
A6
B6
A7
B7
Simultaneous Sampling Channels
Signal Pinout
Temperature Sensor
A5
B5
82
TMS320F28069, TMS320F28068, TMS320F28067, TMS320F28066
TMS320F28065, TMS320F28064, TMS320F28063, TMS320F28062
SPRS698F – NOVEMBER 2010 – REVISED MARCH 2016
www.ti.com
Submit Documentation Feedback
Product Folder Links:
TMS320F28069 TMS320F28068 TMS320F28067 TMS320F28066 TMS320F28065
TMS320F28064 TMS320F28063 TMS320F28062
Detailed Description
Copyright © 2010–2016, Texas Instruments Incorporated
6.9.2
Analog Block
A 12-bit ADC core is implemented that has different timings than the 12-bit ADC used on the F280x and
F2833x devices. The ADC wrapper is modified to incorporate the new timings and also other
enhancements to improve the timing control of start of conversions.
Figure 6-20
shows the interaction of
the analog module with the rest of the F2806x system.
Figure 6-20. Analog Pin Configurations