www.ti.com
ARM926EJ-S
16K I$
8K D$
MMU
CP15
Arbiter
Arbiter
I-AHB
D-AHB
Master
IF
DMAbus
I-TCM
D-TCM
16K
RAM0
RAM1
16K
ROM
8K
Arbiter
Slave
IF
Master IF
CFGbus
ARM
interrupt
controller
(AINTC)
control
System
PLLC2
PLLC1
(PSC)
controller
sleep
Power
Peripherals
...
2.3
References
References
•
Video Processing Front End (VPFE)
–
CCD Controller (CCDC)
–
Image Pipe (IPIPE)
–
H3A Engine (Hardware engine for computing Auto-focus, Auto white balance, and Auto exposure)
–
Multiply Mask / Lens Distortion Module (CFALD)
•
Video Processing Back End (VPBE)
–
On Screen Display (OSD)
–
Video Encoder Engine (VENC)
shows the functional block diagram of the DM355 ARM Subsystem.
Figure 2-1. DM355 ARM Subsystem Block Diagram
See the following related documents for more information:
•
DM355 Data Manual (
SPRS348
): Provides a high-level overview of the DM355 system.
•
DM355 Peripheral Reference Guides: For various peripherals on the DM355
•
For more detailed information about the ARM processor core, see ARM Ltd.’s web site:
–
http://www.arm.com/documentation/ARMProcessor_Cores/index.html
•
Particularly, see the ARM926EJ-S Technical Reference Manual
SPRUFB3 – September 2007
ARM Subsystem Overview
19