www.ti.com
9.10.2 PINMUX0 - Pin Mux 0 (Video In) Pin Mux Register
System Control Register Descriptions
The PINMUX0 register controls pin multiplexing for the VPFE pins.
Figure 9-1. PINMUX0 - Pin Mux 0 (Video In) Pin Mux Register
31
16
RESERVED
R-0
15
14
13
12
11
10
9
8
RESERVED
PCLK
CAM_WEN
CAM_VD
CAM_HD
YIN_70
CIN_10
CIN_32
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
CIN_4
CIN_5
CIN_6
CIN_7
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 9-4. PINMUX0 - Pin Mux 0 (Video In) Pin Mux Register Field Descriptions
Bit
Field
Value
Description
31-15
RESERVED
Reserved Must be set to 0
14
PCLK
Enable the PCLK (Video In Pin Mux)
0
GIO[82]
1
PCLK
13
CAM_WEN
Enable the CAM_WEN (Video In Pin Mux)
0
GIO[83]
1
CAM_WEN
12
CAM_VD
Enable the CAM_VD (Video In Pin Mux)
0
GIO[84]
1
CAM_VD
11
CAM_HD
Enable the CAM_HD (Video In Pin Mux)
0
GIO[85]
1
CAM_HD
10
YIN_70
Enable the YIN[7:0] (Video In Pin Mux)
0
GIO[93:86]
1
YIN[7:0]
9
CIN_10
Enable the CIN[1:0] (Video In Pin Mux)
0
GIO[95:94]
1
CIN[1:0]
8
CIN_32
Enable the CIN[3:2] (Video In Pin Mux)
0
GIO[97:96]
1
CIN[3:2]
7-6
CIN_4
Enable the CIN[4] (Video In Pin Mux)
0
GIO[98]
1
CIN[4]
2
SPI[2]_SDI
3
SPI[2]_SDENA[1]
5-4
CIN_5
Enable the CIN[5] (Video In Pin Mux)
0
GIO[99]
1
CIN[5]
2
SPI[2]_SDENA[0]
3
_RESV
118
System Control Module
SPRUFB3 – September 2007