www.ti.com
9.5.2 USB PHY Control
9.5.3 VPSS Clock and DAC Control and Status
9.5.4 DDR I/O Timing Control and Status
9.6
Clock Out Configuration Status
9.7
GIO De-Bounce Control
9.8
Power Managment
9.8.1 Deep Sleep Control
Clock Out Configuration Status
The USB_PHY_CTL register controls various features of the USB PHY, as shown in
and
.
Clocks for the video processing subsystem are controlled via the VPSS_CLK_CTRL register. Video DAC
configuration is controlled by VDAC.
The DDR_SLEW register reflects the DDR I/O timing, as programmed in the eFuse device. See
DM355 supports three clock out pins (CLKOUT[3:1]). The purpose of these pins is to provide input clock
to external components which are CCD clock to the AFE/TG, audio clock, and clock for motor control. The
CCD clock is the input crystal clock fed undivided, directly to the pin (CLKOUT1), the audio clock is a
divide by 3 clock (CLKOUT2), and the motor control is a divide by 8 clock (CLKOUT3). The register
CLKOUT is the CLK_OUT[3:1] divsor and output control register. In DM355, this register is read only. See
The DEBOUNCE registers control whether GIO0-GIO7 pin inputs are de-bounced or not. The de-bounce
logic cancels the chattering caused by mechanical switch or slow slope input. See
.
Register DEEPSLEEP contains bits for the Deep Sleep power mode. See
System Control Module
114
SPRUFB3 – September 2007