www.ti.com
10.4.5 AEMIF Configuration
10.4.5.1 AEMIF Pin Configuration
10.4.5.2 AEMIF Timing Configuration
Default Device Configurations
The input pins AECFG[3:0] determine the AEMIF configuration immediately after reset. Use AECFG[3:0]
to properly configure the pins of the AEMIF. Refer to the section on pin multiplexing in
.
Also, see the Asynchronous External Memory Interface (AEMIF) Peripheral Reference Guide (
)
for more information on the AEMIF.
When AEMIF is enabled, the wait state registers are reset to the slowest possible configuration, which is
88 cycles per access (16 cycles of setup, 64 cycles of strobe, and 8 cycles of hold). Thus, with a 24 MHz
clock at MXI/MXO, the AEMIF is configured to run at (4 MHz)/(88) which equals approximately 45 kHz.
See the Asynchronous External Memory Interface (AEMIF) Peripheral Reference Guide (
) for
more information on the AEMIF.
SPRUFB3 – September 2007
Reset
149