3
SPRUIS4A – December 2019 – Revised May 2020
Copyright © 2019–2020, Texas Instruments Incorporated
Jacinto7 J721E/DRA829/TDA4VM Evaluation Module (EVM)
46
MCU CAN0 Interface
......................................................................................................
47
CAN Wake Push Button
...................................................................................................
48
CAN Header Connections to DB9/Test Instrument
....................................................................
49
FPD-Link UB926 ID Setting Circuit
......................................................................................
50
FPD-Link UB926 Mode Selection Circuit
...............................................................................
51
FPD-Link UB981 Device Settings Circuit
...............................................................................
52
Audio Port Interface Assignment
.........................................................................................
53
Display Port Block Diagram
...............................................................................................
54
MLB Interface Connector
..................................................................................................
55
ADC Interface Connector
.................................................................................................
56
RTC Block Diagram
........................................................................................................
57
Apple Authentication Block Diagram
....................................................................................
58
Expansion Board Interface Connectors
.................................................................................
59
CDCI I2C Isolation Circuit
.................................................................................................
60
Dual I/O Voltage Selection for CSI Expansion Interface
..............................................................
List of Tables
1
REACH Compliance
.........................................................................................................
2
Recommended External Power Supply
.................................................................................
3
Power LED Status
..........................................................................................................
4
Power LEDs
.................................................................................................................
5
Power Test Points
..........................................................................................................
6
EVM Push Buttons
.........................................................................................................
7
EVM Configuration Switch Function
.....................................................................................
8
EVM Configuration Switch Function
.....................................................................................
9
Wakup Boot Mode Switch (SW9)
........................................................................................
10
Main Boot Mode Switch (SW8)
...........................................................................................
11
UART Port Mapping
.......................................................................................................
12
JTAG 1:2 Mux selection
...................................................................................................
13
TI 60 pin Connector (J16) Pinout
........................................................................................
14
cTI20 Pin Connector (J1-Refer PROC081E2 SCH) Pinout
...........................................................
15
TI14 Pin Connector (J2-Refer PROC081E2 SCH) Pinout
............................................................
16
J721E EVM Interface Mapping
...........................................................................................
17
J721E EVM I2C Table
.....................................................................................................
18
J721E SoC - GPIO Mapping Table
......................................................................................
19
DDR I/O Voltage Selection
................................................................................................
20
J721E SoC S2R Logic Flow
..............................................................................................
21
J721E SoC S2R Logic Flow
..............................................................................................
22
INA Devices I2C Slave Address
..........................................................................................
23
External Power Monitor Header Pinouts
................................................................................
24
Processor’s Secondary/SERDES Ref Clock
...........................................................................
25
EVM Peripheral Ref Clock
................................................................................................
26
Board ID Memory Header Information
..................................................................................
27
Clock Source Selection
....................................................................................................
28
Reference Clock Selection for PCIe Host Operation
..................................................................
29
Reference Clock Selection for PCIe Endpoint Operation
.............................................................
30
Resistors for Selecting PCIe Card Host or Device Operation
........................................................
31
Reference Clock Selection for PCIe Host Operation
..................................................................
32
Reference Clock Selection for PCIe Endpoint Operation
.............................................................