2
SPRUIS4A – December 2019 – Revised May 2020
Copyright © 2019–2020, Texas Instruments Incorporated
Jacinto7 J721E/DRA829/TDA4VM Evaluation Module (EVM)
4.25
ENET Expansion Connector
.....................................................................................
4.26
CSI Expansion Connector
........................................................................................
List of Figures
1
Thermal Caution
.............................................................................................................
2
J721E EVM Board
...........................................................................................................
3
System Architecture Interface
..............................................................................................
4
J721E EVM Board Identification (SOM, CPB, QP Ethernet)
...........................................................
5
J721E SOM Component Identification
..................................................................................
6
Jacinto7 Common Processor Component Identification
..............................................................
7
Quad Ethernet Component Identification
...............................................................................
8
Connector Used for Power Input
.........................................................................................
9
Power ON/OFF Switch
...................................................................................................
10
Power ON/Fault LEDs
.....................................................................................................
11
Power Status LEDs
........................................................................................................
12
EVM Push Buttons
.........................................................................................................
13
EVM Configuration DIP Switch
...........................................................................................
14
BOOT Switches Provided on the Processor Card
.....................................................................
15
JTAG Mux
...................................................................................................................
16
J721E EVM Functional Block Diagram
..................................................................................
17
Quad Port Ethernet Expansion Functional Block diagram
............................................................
18
J721E SOM Power Distribution Block Diagram
........................................................................
19
Power ON Sequencing
....................................................................................................
20
Voltage Supervisor Circuit
................................................................................................
21
LPDDR4 IO Voltage Selection Circuit
...................................................................................
22
EVM Reset Architecture
..................................................................................................
23
EVM Clock Architecture
...................................................................................................
24
J721E SoC Primary Clock
................................................................................................
25
J721E SoM LPDDR4
......................................................................................................
26
J721E SoM OSPI and Hyper Flash
......................................................................................
27
UFS Memory Block Diagram
.............................................................................................
28
eMMC Memory Block Diagram
...........................................................................................
29
micro-SD Card Block Diagram
...........................................................................................
30
MCU Gigabit Ethernet Block
..............................................................................................
31
MCU Ethernet PHY Settings
..............................................................................................
32
Quad-SGMII Board I2C
....................................................................................................
33
QSGMII Ethernet PHY Settings
..........................................................................................
34
PCIe Interface for SERDES0
.............................................................................................
35
PCIe SMBUS Block Diagram
.............................................................................................
36
1L-PCIe Root Complex/Endpoint Selection Circuit
....................................................................
37
USB2.0 Header Connection
..............................................................................................
38
PCIe Interface for SERDES1
.............................................................................................
39
2L-PCIe Root Complex/Endpoint Selection Circuit
....................................................................
40
PCIe Interface for SERDES2
.............................................................................................
41
USB3.1 Type C Interface
..................................................................................................
42
Type C Power Delivery Current Settings
................................................................................
43
USB Hub Reference Clock Circuit
.......................................................................................
44
USB Hub Settings Circuit
.................................................................................................
45
USB1 ID Setting for HUB
.................................................................................................