SWRS037B – JANUARY 2006 – REVISED MARCH 2015
Table 5-46. 0x35 (0xF5): MARCSTATE – Main Radio Control State Machine State
BIT
FIELD
TYPE
RESET
DESCRIPTION
7:5
Reserved
R0
4:0
MARC_STATE[4:0]
R
Main Radio Control FSM State
(1)
The bit enumerations show the value, the state name, and
the state
(2)
.
0x00 = SLEEP : SLEEP
0x01 = IDLE : IDLE
0x02 = XOFF : XOFF
0x03 = VCOON_MC : MANCAL
0x04 = REGON_MC : MANCAL
0x05 = MANCAL : MANCAL
0x06 = VCOON : FS_WAKEUP
0x07 = REGON : FS_WAKEUP
0x08 = STARTCAL : CALIBRATE
0x09 = BWBOOST : SETTLING
0x0A = FS_LOCK : SETTLING
0x0B = N/A : N/A
0x0C = ENDCAL : CALIBRATE
0x0D = N/A : N/A
0x0E = N/A : N/A
0x0F = N/A : N/A
0x10 = N/A : N/A
0x11 = N/A : N/A
0x12 = FSTXON : FSTXON
0x13 = TX : TX
0x14 = TX_END : TX
0x15 = N/A : N/A
0x16 = TX_UNDERFLOW : TX_UNDERFLOW
(1)
It is not possible to read back the SLEEP or XOFF state numbers because setting CSn low will make the chip enter the IDLE mode from
the SLEEP or XOFF states.
(2)
State (see
Table 5-47. 0x38 (0xF8): PKTSTATUS – Current GDOx Status
BIT
FIELD
TYPE
RESET
DESCRIPTION
7:2
Reserved
R0
Defined on the transceiver version (CC1101).
1
R0
Not Used.
0
GDO0
R
Current GDO0 value. Note: the reading gives the
non-inverted value irrespective what
IOCFG0.GDO0_INV is programmed to.
It is not recommended to check for PLL lock by
reading PKTSTATUS[0] with GDO0_CFG = 0x0A.
Table 5-48. 0x39 (0xF9): VCO_VC_DAC – Current Setting from PLL Calibration Module
BIT
FIELD
TYPE
RESET
DESCRIPTION
7:0
VCO_VC_DAC[7:0]
R
Status registers for test only.
Table 5-49. 0x3A (0xFA): TXBYTES – Underflow and Number of Bytes
BIT
FIELD
TYPE
RESET
DESCRIPTION
7
TXFIFO_UNDERFLOW
R
6:0
NUM_TXBYTES
R
Number of bytes in TX FIFO.
50
Detailed Description
Copyright © 2006–2015, Texas Instruments Incorporated
Product Folder Links:
Summary of Contents for CC1150
Page 61: ...PACKAGE OPTION ADDENDUM www ti com 30 May 2018 Addendum Page 2 ...
Page 64: ......
Page 65: ......