Table 4-5. Net Name in Schematic and Package Signal Name for J2/J4 Connector
Connector Pinout
Net Name in Schematic
Package Signal Name
J4.40
EHRPWM0_A
GPMC0_AD3
J2.20
DGND
J4.39
EHRPWM0_B
GPMC0_AD4
J2.19
GPIO1_3
PRG0_PRU0_GPO3
J4.38
EHRPWM1_A
GPMC0_AD5
J2.18
SPI3_CS0
PRG0_PRU0_GPO17
J4.37
EHRPWM1_B
GPMC0_AD6
J2.17
GPIO1_4
PRG0_PRU0_GPO4
J4.36
EHRPWM2_A
GPMC0_AD8
J2.16
BP_CONN_1_PORZ
J4.35
EHRPWM2_B
GPMC0_AD9
J2.15
SPI3_D0
PRG0_PRU0_GPO13
J4.34
EHRPWM0_TZN_IN0
GPMC0_AD2
J2.14
SPI3_D1
PRG0_PRU0_GPO14
J4.33
GPIO1_0
PRG0_PRU0_GPO0
J2.13
GPIO1_5
PRG0_PRU0_GPO5
J4.32
GPIO1_1
PRG0_PRU0_GPO1
J2.12
SPI3_CS1
PRG0_PRU0_GPO15
J4.31
GPIO1_2
PRG0_PRU0_GPO2
J2.11
GPIO1_20
PRG0_PRU1_GPO0
Hardware Description
SPRUJ12B – AUGUST 2021 – REVISED OCTOBER 2022
AM243x LaunchPad™ Development Kit User's Guide
53
Copyright © 2022 Texas Instruments Incorporated