Table 4-3. Net Name in Schematic and Package Signal Name for J1/J3 Connector
Connector Pinout
Net Name in Schematic
Package Signal Name
J1.1
VSYS_3V3
J3.21
VSYS_5V0
J1.2
BP_ADC0_AINN0
ADC_AIN0
J3.22
DGND
J1.3
MAIN_UART2_RXD
GPMC0_AD0
J3.23
BP_ADC0_AIN2
ADC0_AIN2
J1.4
MAIN_UART2_TXD
GPMC0_AD1
J3.24
BP_ADC0_AIN3
ADC0_AIN3
J1.5
GPIO1_12
PRG0_PRU0_GPO12
J3.25
BP_ADC0_AIN4
ADC0_AIN4
J1.6
BP_ADC0_AIN1
ADC0_AIN1
J3.26
BP_ADC0_AIN5
ADC0_AIN5
J1.7
SPI3_CLK
PRG0_PRU-_GPO16
J3.27
BP_ADC0_AIN6
ADC0_AIN6
J1.8
GPIO1_18
PRG0_PRU0_GPO18
J3.28
BP_ADC0_AIN7
ADC0_AIN7
J1.9
SOC_I2C1_SCL
I2C1_SCL
J3.29
SYNC2_OUT
MCAN0_TX
J1.10
SOC_I2C1_SDA
I2C1_SDA
J3.30
SYNC3_OUT
MCAN0_RX
Hardware Description
18
AM243x LaunchPad™ Development Kit User's Guide
SPRUJ12B – AUGUST 2021 – REVISED OCTOBER 2022
Copyright © 2022 Texas Instruments Incorporated