Table 4-7. Net Name in Schematic and Package Signal Name for J5/J7 Connector
Connector Pinout
Net Name in Schematic
Package Signal Name
J5.41
BP_3V3
J7.61
B5_5V0
J5.42
SYNC1_OUT
EXT_REFCLK1
J7.62
DGND
J5.43
MAIN_UART4_RXD
PRG0_PRU0_GPO11
J7.63
PRG1_IEP0_EDC_SYNC_OUT0
PRG1_PRU0_GPO19
J5.44
MAIN_UART4_TXD
PRG0_PRU0_GPO7
J7.64
PRG1_IEP0_EDC_LATCH_IN0
PRG1_PRU0_GPO18
J5.45
GPIO1_19
PRG0_PRU0_GPO19
J7.65
PRG1_IEP0_EDC_SYNC_OUT1
PRG1_PRU0_GPO17
J5.46
GPIO0_50
PRG1_PRU0_GPO5
J7.66
PRG1_IEP0_EDC_LATCH_IN1
PRG1_PRU0_GPO7
J5.47
SPI0_CLK
SPI0_CLK
J7.67
GPIO1_21
PRG0_PRU1_GPO1
J5.48
GPIO1_6
PRG0_PRU0_GPO6
J7.68
GPIO1_22
PRG0_PRU1_GPO2
J5.49
SOC_I2C0_SCL_BP
I2C0_SCL
J7.69
GPIO1_26
PRG0_PRU1_GPO6
J5.50
SOC_I2C0_SDA_BP
I2C0_SDA
J7.70
GPIO1_31
PRG0_PRU1_GPO11
Hardware Description
SPRUJ12B – AUGUST 2021 – REVISED OCTOBER 2022
AM243x LaunchPad™ Development Kit User's Guide
55
Copyright © 2022 Texas Instruments Incorporated