• PRG1_CPSW_ETH2_LED_ACT
b. Each unconnected signal was routed to a SoC GPIO signal with the following mapping:
Table A-3. E3 Ethernet PHY Signal Mapping
Package Signal
Name
GPIO
Number
E3 Net Name
Description
PRG1_PRU1_GPO5 GPIO0_70 PRG1_CPSW_ETH2_LED_1000/RX_ER
Ethernet PHY2 RX ER indication to SoC
PRG1_PRU1_GPO8 GPIO0_73 PRG1_CPSW_ETH2_LED_LINK
Ethernet PHY2 RX link indication to SoC
PRG1_PRU0_GPO5 GPIO0_50 PRG1_CPSW_ETH1_LED_1000/RX_ER
Ethernet PHY1 RX ER indication to SoC
PRG1_PRU0_GPO8 GPIO0_53 PRG1_CPSW_ETH1_LED_LINK
Ethernet PHY1 RX link indication to SoC
PRG1_PRU0_GPO9 GPIO0_54 PRG1_CPSW_ETH1_LED_ACT
Ethernet PHY1 MII COL indication to SoC
PRG1_PRU1_GPO9 GPIO0_74 PRG1_CPSW_ETH2_LED_ACT
Ethernet PHY2 MII COL indication to SoC
c. The ETH<n>_LED_ACT signals are connected via a resistor mux with the following logic:
Table A-4. E3 LED ACT Signal Resistor Mounting
Interface
Mount
DNI
CPSW_RGMII1_TX_CTL & CPWS_RGMII1_TD1 (Default)
R595, R597
R594, R596
PRG1_CPSW_ETH1_LED_ACT & PRG1_CPSW_ETH2_LED_ACT
R594, R596
R595, R597
E3 Design Changes
82
AM243x LaunchPad™ Development Kit User's Guide
SPRUJ12B – AUGUST 2021 – REVISED OCTOBER 2022
Copyright © 2022 Texas Instruments Incorporated