The various pinmux options in different modes for Booterpack Connector pins are given below. The default modes of the pins are shown in
and in
bold
in the tables below.
Table 4-2. Pinmux Options for J1/J3 Connector - Site 1
Connect
or
Pinout
Mode0
Mode1
Mode2
Mode3
Mode4
Mode5
Mode6
Mode7
Mode8
Mode9
Mode10
J1.1
J3.21
J1.2
ADC_AIN0
GPIO1_8
0
J3.22
J1.3
GPMC0_ADC0
FSI_RX2_CLK
UART2_RXD
EHRPWM0_SYNC
I
TRC_CLK
GPIO0_1
5
J3.23
ADC0_AIN2
GPIO1_8
2
J1.4
GPMC0_AD1
FSI_RX2_D0
UART2_TXD
EHRPWM0_SYNC
0
TRC_CTL
GPIO0_1
6
PRG0_PWM2_TZ_O
UT
J3.24
ADC0_AIN3
GPIO1_8
3
J1.5
PRG0_PRU0_GP
O12
PRG0_PRU0_GPI1
2
PRG0_RGMII1_TD1
PRG0_PWM0_A0
GPIO1_1
2
GPMC0_A14
J3.25
ADC_AIN4
GPIO1_8
4
J1.6
ADC0_AIN1
GPIO1_8
1
J3.26
ADC0_AIN5
GPIO1_8
5
J1.7
PRG0_PRU0_GP
O16
PRG0_PRU0_GPI1
6
PRG0_RGMII1_TXC
PRG0_PWM0_A2
SPI3_CLK
GPIO1_1
6
GPMC0_A4
J3.27
ADC0_AIN6
GPIO1_8
6
J1.8
PRG0_PRU0_GP
O18
PRG0_PRU0_GPI1
8
PRG0_IEP0_EDC_LATCH
_IN0
PRG0_PWM0_TZ
_IN
CPTS0_HW1TSPU
SH
CP_GEMAC_CPTS0_HW1TSP
USH
HRPWM8_A
GPIO1_1
8
UART4_CT
Sn
GPMC0_A5
UART2_RX
D
J3.28
ADC0_AIN7
GPIO1_8
7
J1.9
I2C1_SCL
CPTS0_HW1TSPU
SH
TIMER_IO0
SPI2_CS1
DDR0_IO_PLL_TESTOUT0P
DDR0_IO_PLL_TESTOUT1P
GPIO1_6
6
J3.29
MCAN0_TX
UART4_RXD
TIMER_IO2
SYNC2_OUT
SPI4_CS1
GPIO1_6
0
EQEP2_I
UART0_DTRn
J1.10
I2C1_SDA
CPTS0_HW2TSPU
SH
TIMER_IO1
SPI2_CS2
DDR0_IO_PLL_REFCLK_TES
T0P
DDR0_IO_PLL_REFCLK_TES
T1P
GPIO1_6
7
J3.30
MCAN0_RX
UART4_TXD
TIMER_IO3
SYNC3_OUT
SPI4_CS2
GPIO1_6
1
EQEP2_S
UART0_RIn
Hardware Description
SPRUJ12B – AUGUST 2021 – REVISED OCTOBER 2022
AM243x LaunchPad™ Development Kit User's Guide
17
Copyright © 2022 Texas Instruments Incorporated