![Tews Technologies TPCE636 User Manual Download Page 61](http://html1.mh-extra.com/html/tews-technologies/tpce636/tpce636_user-manual_1093646061.webp)
TPCE636 User Manual Issue 1.0.2
Page 61 of 104
7.9.3 User FPGA Pinning
Each ADC is connected to the User FPGA (Kintex-7) via a dedicated serial clocked Interface. Each ADC
device has one input clock, one output clock and one conversion signal. For each ADC channel there is a
respective data output line, so both ADC channel transfers data at the same time.
Signal
Bank
VCCO
Pin
Description
ADC
12
2.5V
AB22
Differential Clock Output for
ADC Channel 0 and 1
ADC_SCK_00-
12
2.5V
AC22
ADC_SC
12
2.5V
Y22
Differential Clock Input for
ADC Channel 0 and 1
ADC_SCKOUT_00-
12
2.5V
AA22
ADC_
12
2.5V
AB21
Differential Data from ADC
Channel 0
ADC_SDO1_00-
12
2.5V
AC21
ADC_
12
2.5V
AD23
Differential Data from ADC
Channel 1
ADC_SDO2_00-
12
2.5V
AD24
ADC_CNV_N_00
12
2.5V
AB26
Convert Signal for ADC
Channel 0 and 1
Signal
Bank
VCCO
Pin
Description
ADC
12
2.5V
AF24
Differential Clock Output for
ADC Channel 2 and 3
ADC_SCK_01-
12
2.5V
AF25
ADC_SC
12
2.5V
AC23
Differential Clock Input for
ADC Channel 2 and 3
ADC_SCKOUT_01-
12
2.5V
AC24
ADC_
12
2.5V
AD26
Differential Data from ADC
Channel 2
ADC_SDO1_01-
12
2.5V
AE26
ADC_
12
2.5V
AD25
Differential Data from ADC
Channel 3
ADC_SDO2_01-
12
2.5V
AE25
ADC_CNV_N_01
12
2.5V
AC26
Convert Signal for ADC
Channel 2 and 3
Signal
Bank
VCCO
Pin
Description
ADC
12
2.5V
U26
Differential Clock Output for
ADC Channel 4 and 5
ADC_SCK_02-
12
2.5V
V26
ADC_SC
12
2.5V
Y23
Differential Clock Input for
ADC Channel 4 and 5
ADC_SCKOUT_02-
12
2.5V
AA24
ADC_
12
2.5V
U22
Differential Data from ADC
Channel 4
ADC_SDO1_02-
12
2.5V
V22
ADC_
12
2.5V
U24
Differential Data from ADC
Channel 5
ADC_SDO2_02-
12
2.5V
U25
ADC_CNV_N_02
12
2.5V
W24
Convert Signal for ADC
Channel 4 and 5